## 48 V Dual Channel Digital Current Sensor

#### FEATURES AND BENEFITS

- Dual channel sense resistor op-amp compliant with 12 V and 48 V automotive systems
- ISO 26262:2011 (2018) ASIL D with integrated diagnostics and certified safety design process (in development)
- Digital SPI interface for measured currents in each channel and for diagnostic channel
- Minimum of 100 dB CMRR (DC to 24 kHz), ideal for in-phase current sensing applications

### PACKAGE:

 $5 \text{ mm} \times 5 \text{ mm} \times 0.9 \text{ mm}$ 32-lead QFN (suffix ET)



Not to scale

#### DESCRIPTION

The ACS37820 is a dual channel 48 V compliant sense op-amp designed for in-phase current sensing in automotive applications.

The ACS37820 is being developed in accordance with ISO 26262:2011 (2018) as a hardware safety element out of context targeting ASIL D capability for use in automotive safety-related systems when integrated and used in the manner prescribed in the applicable safety manual and datasheet.

The ACS37820 communicates through an SPI interface. The device has a dedicated fault interrupt pin covering a large array of diagnostics that can also be read through the SPI fault register.

The device is designed to provide greater than 100 dB CMRR even when sensing in-phase currents, making it ideal for EPS and intelligent braking system applications.

The ACS37820 is offered in a very small 32-lead QFN package measuring only 5 mm  $\times$  5 mm. The wettable flank package allows inspection of the solder joint fillet without the need for X-ray. The package is also fully AEC-Q100 automotive qualified.



Figure 1: Functional Block Diagram

## 48 V Dual Channel Digital Current Sensor

### **SELECTION GUIDE**

| Part Number        | Differential Voltage<br>Input Range (mV) | Averaging         | Ambient Temperature<br>T <sub>A</sub> (°C) | Packing          |
|--------------------|------------------------------------------|-------------------|--------------------------------------------|------------------|
| ACS37820KETB-CDNB5 | ±150                                     | Dynamic           | -40 to 125                                 | Tape and reel,   |
| ACS37820KETB-CFAB5 | ±150                                     | Fixed (x samples) | <u>-40 to 125</u>                          | 6000 pieces/reel |



### **Table of Contents**

| Features and Benefits                  | 1  | Main and Diagnostic Path Comparison    | 15 |
|----------------------------------------|----|----------------------------------------|----|
| Description                            | 1  | Sync Pins                              | 15 |
| Package                                | 1  | Current Channel Digital Gain           |    |
| Functional Block Diagram               | 1  | Flying Tub Operation                   | 15 |
| Selection Guide                        | 2  | Blanking                               | 16 |
| Absolute Maximum Ratings               | 3  | Averaging                              | 17 |
| Common Thermal Characteristics         | 3  | Memory                                 | 19 |
| Pinout Diagram and Terminal List Table | 4  | Overview                               | 19 |
| Common Operating Characteristics       | 5  | Direct Register Map and Descriptions   | 19 |
| Functional Description                 | 13 | EEPROM Register Map and Descriptions   | 26 |
| Overview                               | 13 | Volatile Register Map and Descriptions | 30 |
| Current Measurement                    | 13 | SPI Interface                          | 32 |
| Current Averaging                      | 13 | Timing                                 | 32 |
| Diagnostics                            | 13 | Message Frame                          |    |
| Filtering                              | 13 | Diagnostics                            | 3  |
| Trim Registers                         | 13 | Application Information                | 30 |
| Power-On                               | 14 | Package Outline Drawing                | 37 |

# 48 V Dual Channel Digital Current Sensor

### **ABSOLUTE MAXIMUM RATINGS**

| Characteristic                          | Symbol               | Notes                                    | Rating       | Unit |
|-----------------------------------------|----------------------|------------------------------------------|--------------|------|
| RATING RELATIVE TO GND                  |                      |                                          |              |      |
| Supply Voltage                          | V <sub>CC</sub>      | VCC                                      | -0.3 to 6.5  | V    |
| Logic Output Terminals                  | Vo                   | FAULT, MISO                              | -0.3 to 6.5  | V    |
| Motor Phase Terminals                   | V <sub>SX</sub>      | SA, SB                                   | -16 to 80    | V    |
| Bootstrap Supply Terminals              | V <sub>CREG</sub>    | CREGA, CREGB                             | -9.5 to 86.5 | V    |
| Inputs from Shunts                      | V <sub>SHUNT</sub>   | VINPA, VINNA, VINPB, VINNB               | -16 to 86.5  | V    |
| Bootstrap Supply Tub Terminals          | V <sub>CTUB</sub>    | CTUBA, CTUBB                             | -0.3 to 98   | V    |
| Fly Capacitor Terminals                 | V <sub>CFLY</sub>    | CFLY1A, CFLY2A, CFLY1B, CFLY2B           | -0.3 to 86.5 | V    |
| Bus Voltage Terminals                   | V <sub>BUS</sub>     | VBUS                                     | -5 to 80     | V    |
| Logic Input Terminals                   | VI                   | HA, LA, HB, LB, MOSI, CS, SCLK           | -0.3 to 6.5  | V    |
| High Side Pump Capacitor Ratings        | V <sub>CPMP(H)</sub> | CPMP2A, CPMP2B                           | -0.3 to 18   | V    |
| Low Side Pump Capacitor Ratings         | V <sub>CPMP(L)</sub> | CPMP1A, CPMP1B                           | -0.3 to 6.5  | V    |
| RATING RELATIVE TO Sx                   |                      |                                          | '            |      |
| Regulator Terminals                     | V <sub>REG(Sx)</sub> | VINPA, VINNA, VINPB, VINNB, CREGA, CREGB | -0.3 to 6.5  | V    |
| Tub Terminals                           | V <sub>TUB(Sx)</sub> | CTUBA, CTUBB                             | -0.3 to 18   | V    |
| RATING RELATIVE TO CFLY1x               |                      |                                          |              |      |
| Fly Capacitor Terminals                 | V <sub>CFLY</sub>    | CFLY2A, CFLY2B                           | -0.3 to 6.5  | V    |
| TEMPERATURE RATINGS                     |                      |                                          | <del>.</del> |      |
| Ambient Operating Temperature Range     | T <sub>A</sub>       | Limited by power dissipation             | -40 to 125   | °C   |
| Maximum Continuous Junction Temperature | T <sub>J(max)</sub>  |                                          | 165          | °C   |
| Storage Temperature Range               | T <sub>stg</sub>     |                                          | -55 to 165   | °C   |

### **COMMON THERMAL CHARACTERISTICS**

| Characteristic                         | Symbol           | Test Conditions                                      | Value | Unit |
|----------------------------------------|------------------|------------------------------------------------------|-------|------|
| Junction-to-Lead Thermal Resistance    | $R_{\theta JP}$  |                                                      | 2     | °C/W |
| Junction-to-Ambient Thermal Resistance | В                | Minimum R <sub>θJA</sub> based on ideal board layout | 64    | °C/W |
| Junction-to-Ambient Thermal Resistance | R <sub>θJA</sub> | Maximum R <sub>θJA</sub>                             | 115   | °C/W |



## 48 V Dual Channel Digital Current Sensor

### PINOUT DIAGRAM AND TERMINAL LIST TABLE

Preliminary, Subject to Change



Package ET, 32-Pin QFN Pinout Diagram

### **Terminal List Table**

| Number | Name   | Function                              |
|--------|--------|---------------------------------------|
| 1      | CREGB  | Bootstrap Capacitor Phase B           |
| 2      | CREGA  | Bootstrap Capacitor Phase A           |
| 3      | SA     | Motor Connection Phase A              |
| 4      | VINPA  | Shunt Connection Phase A              |
| 5      | VINNA  | Shunt Connection Phase A              |
| 6      | SB     | Motor Connection Phase B              |
| 7      | VINNB  | Shunt Connection Phase B              |
| 8      | VINPB  | Shunt Connection Phase B              |
| 9      | CTUBB  | Bootstrap Capacitor Phase B           |
| 10     | CTUBA  | Bootstrap Capacitor Phase A           |
| 11     | НА     | Control Input A High Side             |
| 12     | LA     | Control Input A Low Side              |
| 13     | НВ     | Control Input B High Side             |
| 14     | LB     | Control Input B Low Side              |
| 15     | CS     | Serial Chip Select                    |
| 16     | SCLK   | Serial Clock Input                    |
| 17     | MOSI   | Serial Data Input                     |
| 18     | MISO   | Serial Data Output                    |
| 19     | DGND   | Ground                                |
| 20     | GND    | Ground                                |
| 21     | FAULT  | Diagnostic Output                     |
| 22     | VCC    | Main Power Supply                     |
| 23     | NC     | No Connection                         |
| 24     | VBUS   | Bus Voltage Input Terminal            |
| 25     | CPMP1A | Charging Block A Pump Cap - Low Side  |
| 26     | CPMP2A | Charging Block A Pump Cap - High Side |
| 27     | CFLY1A | Charging Block A Fly Cap - Low Side   |
| 28     | CFLY2A | Charging Block A Fly Cap - High Side  |
| 29     | CFLY2B | Charging Block B Fly Cap - High Side  |
| 30     | CFLY1B | Charging Block B Fly Cap - Low Side   |
| 31     | CPMP2B | Charging Block B Pump Cap - High Side |
| 32     | CPMP1B | Charging Block B Pump Cap - Low Side  |



# 48 V Dual Channel Digital Current Sensor

| Characteristics                                    | Symbol                 | Test Conditions                                                                                                                                      | Min.                   | Тур.                                       | Max.                   | Unit  |
|----------------------------------------------------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|--------------------------------------------|------------------------|-------|
| ELECTRICAL CHARACTERISTICS                         | <u>'</u>               |                                                                                                                                                      | ,                      |                                            |                        |       |
| Supply Voltage                                     | V <sub>CC</sub>        |                                                                                                                                                      | 4.75                   | 5                                          | 5.25                   | V     |
| Owner by Owner of                                  |                        | CA1 = CB1 = 0.5 µF                                                                                                                                   | _                      | 35                                         | _                      | mA    |
| Supply Current                                     | I <sub>CC</sub>        | CA1 = CB1 = 0.5 μF; from power on until t <sub>PO</sub>                                                                                              | _                      | 50                                         | _                      | mA    |
| Full Power-On Time [1]                             |                        | CA1 = CB1 = 0.5 $\mu$ F; lbist_e = 0;<br>$t_{PO} = t_{PO(DIG)} + t_{FCLR}$                                                                           | _                      | 3.1                                        | -                      | ms    |
| Full Fower-Off Time (*)                            | t <sub>PO</sub>        | CA1 = CB1 = 0.5 $\mu$ F; lbist_e = 1;<br>$t_{PO} = t_{PO(DIG)} + t_{FCLR}$                                                                           | _                      | 13.1                                       | _                      | ms    |
| Digital Initial Power On [1]                       | t <sub>PO(DIGP)</sub>  |                                                                                                                                                      | _                      | 0.1                                        | _                      | ms    |
|                                                    |                        | lbist_e = 0                                                                                                                                          | _                      | t <sub>PO(DIGP)</sub>                      | _                      | ms    |
| Digital Full Power On [1]                          | t <sub>PO(DIG)</sub>   | lbist_e = 1                                                                                                                                          | _                      | t <sub>PO(DIGP)</sub> + t <sub>LBIST</sub> | _                      | ms    |
| LBIST Run Time                                     | t <sub>LBIST</sub>     |                                                                                                                                                      | _                      | 10                                         | _                      | ms    |
| Clear Error Time                                   | t <sub>FCLR</sub>      |                                                                                                                                                      | _                      | 3                                          | _                      | ms    |
| Power-On Reset Voltage                             | V <sub>PORR</sub>      | V <sub>CC</sub> rising at 0.03 V/ms                                                                                                                  | _                      | 2.8                                        | _                      | V     |
| Fower-On Reset Voltage                             | V <sub>PORF</sub>      | V <sub>CC</sub> falling at 0.03 V/ms                                                                                                                 | _                      | 2.6                                        | _                      | V     |
| Undervoltage Detection (UVD)<br>Threshold          | V <sub>UVD</sub>       |                                                                                                                                                      | 4.55                   | _                                          | _                      | V     |
| UVD Enable Delay Time                              | t <sub>UVD</sub>       | Time measured from falling V <sub>CC</sub> < V <sub>UVD</sub> to UVD enabled                                                                         | _                      | _                                          | 200                    | μs    |
| Overvoltage Detection (UVD) Threshold              | V <sub>OVD</sub>       |                                                                                                                                                      | _                      | _                                          | 6                      | V     |
| OVD Enable Delay Time                              | t <sub>OVD</sub>       | Time measured from rising V <sub>CC</sub> > V <sub>OVD</sub> to OVD enabled                                                                          | _                      | _                                          | 200                    | μs    |
| Supply Zener Clamp Voltage                         | V <sub>ZSUP</sub>      |                                                                                                                                                      | _                      | 6.7                                        | _                      | V     |
| VOLTAGE INPUT CHARACTERIST                         | ICS – VINPx            | AND VINNx                                                                                                                                            |                        |                                            |                        |       |
| Full Scale Input Differential<br>Programming Range | V <sub>R</sub>         | Peak magnitude; differential voltage between V <sub>INPX</sub> and V <sub>INNX</sub> ; devices will leave factory with full scale input equal to typ | 80                     | 105                                        | 150                    | mV    |
| O Mada la mad Valta na Banna                       | .,                     | Common mode voltage on VINx and Sx                                                                                                                   | -4                     | _                                          | 70                     | V     |
| Common Mode Input Voltage Range                    | V <sub>CM</sub>        | Survival; common mode voltage on VINx and Sx                                                                                                         | -16                    | _                                          | 80                     | V     |
| Common Mode Transient Immunity<br>Slew Rate        | CMTI                   |                                                                                                                                                      | _                      | 0.5                                        | _                      | kV/μs |
| Steady State Low Voltage                           | V <sub>SxRelGND</sub>  |                                                                                                                                                      | -300                   | _                                          | 300                    | mV    |
| Steady State High Voltage                          | V <sub>SxRelVBUS</sub> |                                                                                                                                                      | V <sub>BUS</sub> - 0.3 | _                                          | V <sub>BUS</sub> + 0.3 | V     |
| Sx Settling Time                                   | t <sub>SX</sub>        | Time from Sx transition until settled to within V <sub>SxRelGND</sub> or V <sub>SxRelVBUS</sub>                                                      | _                      | _                                          | 5                      | μs    |
| Input Pin Current                                  | Ţ                      | Typical at steady state input current for VINPx and VINNx                                                                                            | _                      | 30                                         | _                      | μΑ    |
| Input Pin Current                                  | I <sub>IN(VIN)</sub>   | Typical during PWM transition assuming max dV(SA/B)/dt = 500 V/µs                                                                                    | _                      | _                                          | 2                      | mA    |

<sup>[1]</sup> See Power-On section.



## ACS37820

# 48 V Dual Channel Digital Current Sensor

| Characteristics               | Symbol                 | Test Conditions                        | Min. | Тур. | Max. | Unit |
|-------------------------------|------------------------|----------------------------------------|------|------|------|------|
| VOLTAGE INPUT CHARACTERISTIC  | S – Hx and I           | Lx (3.3 V INTERFACE)                   |      |      |      |      |
| Digital Input High Voltage    | V <sub>IH</sub>        | HX and LX                              | 2.3  | _    | _    | V    |
| Digital Input Low Voltage     | V <sub>IL</sub>        | HX and LX                              | _    | _    | 1    | V    |
| Internal Pull-Down Resistance | R <sub>PD</sub>        | HX and LX; Active High setting         | 32   | 50   | 77   | kΩ   |
| Internal Pull-Up Resistance   | R <sub>PU</sub>        | HX and LX; Active Low setting          | 32   | 50   | 77   | kΩ   |
| Input Pin Current             | I <sub>IN</sub>        | HX and LX; 0 V < V <sub>IN</sub> < 6 V | -    | 100  | 170  | μA   |
| VOLTAGE INPUT CHARACTERISTIC  | S – VBUS               |                                        |      |      |      |      |
| Input Voltage Range           | V <sub>IN(BUS)</sub>   |                                        | 0    |      | 80   | V    |
| Input Pin Current             | I <sub>IN(VBUS)</sub>  |                                        | _    | 250  | _    | μA   |
| Leakage Current               | I <sub>OFF(VBUS)</sub> | V <sub>CC</sub> = 0 V                  | _    | _    | 1    | μA   |
| VOLTAGE INPUT CHARACTERISTIC  | S – CREGx              | and Sx                                 |      |      |      |      |
| Input Pin Current             | I <sub>IN(REG)</sub>   |                                        | _    | 5    | _    | mA   |
| VOLTAGE INPUT CHARACTERISTIC  | S – CTUBx              |                                        |      |      |      |      |
| Input Pin Current             | I <sub>IN(TUB)</sub>   |                                        | _    | 20   | _    | μΑ   |



## ACS37820

# 48 V Dual Channel Digital Current Sensor

| Characteristics                                  | Symbol               | Test Conditions                                                                                                                                                                                       | Min. | Тур.                   | Max. | Unit              |
|--------------------------------------------------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------------------------|------|-------------------|
| SIGNAL PATH CHARACTERISTICS                      | 3                    |                                                                                                                                                                                                       |      |                        |      |                   |
| Customer Gain                                    | A <sub>G</sub>       | Full scale for 16-bit output word resolution; this parameter will be programmable; applies to both Main and Diagnostic Path Input voltage < V <sub>R</sub> ; gain will be trimmed to typ from factory | 156  | 312                    | 468  | counts / mV       |
| Customer Gain Bits                               | N <sub>AG(C)</sub>   | Applies to both Main and Diagnostic Path                                                                                                                                                              | _    | 12                     | _    | bits              |
| Customer Gain Step Size                          | s <sub>AG(C)</sub>   | Applies to both Main and Diagnostic Path                                                                                                                                                              | _    | 0.0244                 | _    | %                 |
| Customer Gain TC Bits                            | N <sub>AG(TC)C</sub> | Percent change independent of factory gain TC setting                                                                                                                                                 | -    | 10                     | _    | bits              |
| Customer Gain TC Step Size                       | S <sub>AG(TC)C</sub> |                                                                                                                                                                                                       | -    | 1.9 × 10 <sup>-4</sup> | _    | %/°C              |
| Customer Offset Trim Bits                        | N <sub>OEC</sub>     | Applies to both Main and Diagnostic Path                                                                                                                                                              | _    | 12                     | _    | bits              |
| Input Referred Offset Customer Trim<br>Step Size | s <sub>OEC</sub>     | Input referred; applies to both Main and Diagnostic Path; A <sub>G</sub> = 312 counts/mV                                                                                                              | -    | 0.0244                 | _    | mV                |
| ADC Resolution                                   | N <sub>MAIN</sub>    |                                                                                                                                                                                                       | _    | 16                     | _    | bits              |
| Noise Free Bits (ENOB)                           | ENOB <sub>M</sub>    | Based on input referred noise section below and bw_sel = 0; at $T_A$ = 25°C; ENOB <sub>M</sub> = $log_2((I_{R,MAX} - I_{R,MIN})/n_M)$                                                                 | _    | 13.6                   | _    | bits              |
| ADC Sample Rate                                  | $f_{M}$              |                                                                                                                                                                                                       | _    | 0.5                    | _    | msps              |
|                                                  |                      | bw_sel = 0                                                                                                                                                                                            | _    | 70                     | _    | kHz               |
| Ciarral Dath DW                                  |                      | bw_sel = 1                                                                                                                                                                                            | _    | 105                    | _    | kHz               |
| Signal Path BW                                   | f <sub>3dB</sub>     | bw_sel = 2                                                                                                                                                                                            | _    | 135                    | _    | kHz               |
|                                                  |                      | bw_sel = 3                                                                                                                                                                                            | _    | 162                    | _    | kHz               |
| Input Referred Noise                             | n <sub>M</sub>       | bw_sel = 0                                                                                                                                                                                            | _    | 40                     | _    | μV <sub>p-p</sub> |



## ACS37820

# 48 V Dual Channel Digital Current Sensor

| Characteristics                                                    | Symbol                | Test Conditions                              | Min.   | Тур. | Max.  | Unit |
|--------------------------------------------------------------------|-----------------------|----------------------------------------------|--------|------|-------|------|
| MAIN SIGNAL PATH ACCURACY C                                        | HARACTER              | RISTICS                                      |        |      |       |      |
| Gain Error                                                         | E <sub>GM</sub>       | T <sub>A</sub> = 25°C                        | -0.25  | _    | 0.25  | %    |
| Gain Drift Through Temperature<br>Range                            | E <sub>GM(TC)</sub>   | Calculated relative to T <sub>A</sub> = 25°C | -0.75  | _    | 0.75  | %    |
| Channel to Channel Gain Error                                      | E <sub>GMAB</sub>     | T <sub>A</sub> = 25°C                        | -0.25  | -    | 0.25  | %    |
| Channel to Channel Gain Drift<br>Through Temperature Range         | E <sub>GMAB(TC)</sub> | Calculated relative to T <sub>A</sub> = 25°C | -0.25  | -    | 0.25  | %    |
| Input Offset Error                                                 | E <sub>IO</sub>       | T <sub>A</sub> = 25°C                        | -0.125 | -    | 0.125 | mV   |
| Input Offset Drift Through Temperature Range                       | E <sub>IO(TC)</sub>   | Calculated relative to T <sub>A</sub> = 25°C | -0.125 | _    | 0.125 | mV   |
| Channel to Channel Input Offset                                    | E <sub>IOAB</sub>     | T <sub>A</sub> = 25°C                        | -0.25  | _    | 0.25  | mV   |
| Channel to Channel Input Offset Drift<br>Through Temperature Range | E <sub>IOAB(TC)</sub> | Calculated relative to T <sub>A</sub> = 25°C | -0.25  | _    | 0.25  | mV   |
| V Dower Supply Rejection Ratio                                     | DCDD                  | DC to 1 kHz                                  | _      | 60   | _     | dB   |
| V <sub>CC</sub> Power Supply Rejection Ratio                       | PSRR <sub>M</sub>     | 1 to 20 kHz                                  | _      | 50   | _     | dB   |
| Common Mode Poinction Potic                                        | CMPP                  | DC                                           | 100    | _    | _     | dB   |
| Common Mode Rejection Ratio                                        | CMRR <sub>M</sub>     | 14 to 24 kHz                                 | 100    | _    | _     | dB   |
| Nonlinearity                                                       | E <sub>LIN(M)</sub>   | Up to full scale input differential          | -0.1   | _    | 0.1   | %    |



## ACS37820

# 48 V Dual Channel Digital Current Sensor

| Characteristics                                              | Symbol                | Test Conditions                                                                             | Min. | Тур. | Max. | Unit              |
|--------------------------------------------------------------|-----------------------|---------------------------------------------------------------------------------------------|------|------|------|-------------------|
| DIAGNOSTIC SIGNAL PATH CHAR                                  | ACTERISTI             | cs                                                                                          |      |      |      |                   |
| ADC Resolution                                               | N <sub>DIAG</sub>     |                                                                                             | _    | 12   | _    | bits              |
| Noise-Free Bits (ENOB)                                       | ENOB <sub>D</sub>     | Based on input-referred noise section below and digital filtering; at T <sub>A</sub> = 25°C | -    | 8.5  | _    | bits              |
| ADC Sample Rate                                              | f <sub>D</sub>        |                                                                                             | _    | 0.25 | _    | Msps              |
| Signal Path BW                                               | f <sub>3dB</sub>      |                                                                                             | _    | TBD  | _    | kHz               |
| Input-Referred Noise                                         | N <sub>D</sub>        | Average of 16 samples at 2 µs sample rate                                                   | _    | 400  | _    | μV <sub>p-p</sub> |
| DIAGNOSTIC SIGNAL PATH ACCU                                  | RACY CHA              | RACTERISTICS                                                                                |      |      |      |                   |
| Path-to-Path Gain Error                                      | E <sub>GDM</sub>      | T <sub>A</sub> = 25°C                                                                       | -2.5 | _    | 2.5  | %                 |
| Path-to-Path Gain Drift Through<br>Temperature Range         | E <sub>GDM(TC)</sub>  | Calculated relative to T <sub>A</sub> = 25°C                                                | -2.5 | _    | 2.5  | %                 |
| Path-to-Path Input Offset Error                              | E <sub>IODM</sub>     | T <sub>A</sub> = 25°C                                                                       | -2   | _    | 2    | mV                |
| Path-to-Path Input Offset Drift<br>Through Temperature Range | E <sub>IODM(TC)</sub> | Calculated relative to T <sub>A</sub> = 25°C                                                | -4   | _    | 4    | mV                |
| V Davias Comply Daia stics Datis                             | DCDD                  | DC to 1 kHz                                                                                 | _    | 60   | _    | dB                |
| V <sub>CC</sub> Power Supply Rejection Ratio                 | PSRR <sub>D</sub>     | 1 to 20 kHz                                                                                 | _    | 50   | _    | dB                |
| Common Made Dejection Datio                                  | CMDD                  | DC                                                                                          | 80   | _    | _    | dB                |
| Common Mode Rejection Ratio                                  | CMRR <sub>D</sub>     | 14 to 24 kHz                                                                                | 80   | _    | _    | dB                |
| Time To Settle After High dV/dt Event                        | t <sub>SdV/dt</sub>   | Time until accurate measurement after high dV/dt on Sx                                      | _    | 15   | _    | μs                |
| Nonlinearity                                                 | E <sub>LIN(D)</sub>   | Up to full-scale input differential                                                         | _    | 0.5  | _    | %                 |



# 48 V Dual Channel Digital Current Sensor

### 

| Characteristics                                   | Symbol                | Test Conditions                      | Min. | Тур. | Max.    | Unit      |
|---------------------------------------------------|-----------------------|--------------------------------------|------|------|---------|-----------|
| DIAGNOSTIC CHARACTERISTICS -                      | - VBUS                |                                      | ,    |      |         | •         |
| ADC Resolution                                    | N <sub>VBUS</sub>     |                                      | _    | 12   | _       | bits      |
| Deschation                                        | Dee                   | VBUS_12V_MODE = 0                    | _    | 20   | _       | mV        |
| Resolution                                        | Res <sub>VB</sub>     | VBUS_12V_MODE = 1                    | _    | 5.4  | _       | mV        |
| O attra                                           |                       | VBUS_12V_MODE = 0                    | _    | 51   | _       | counts/V  |
| Gain                                              | A <sub>BUS</sub>      | VBUS_12V_MODE = 1                    | _    | 204  | _       | counts/V  |
| Gain Error                                        | E <sub>ABUS</sub>     |                                      | -0.5 | _    | 0.5     | %         |
| land Offer at Francis                             |                       | VBUS_12V_MODE = 0                    | -160 | _    | 160     | mV        |
| Input Offset Error                                | E <sub>IOBUS</sub>    | VBUS_12V_MODE = 1                    | -40  | _    | 40      | mV        |
| Nonlinearity                                      | E <sub>LINBUS</sub>   | Up to full-scale input differential  | _    | 0.3  | _       | %         |
| V. Barras Committe Baile effect Baffe             |                       | DC to 1 kHz                          | _    | 60   | _       | dB        |
| V <sub>CC</sub> Power Supply Rejection Ratio      | PSRR <sub>D</sub>     | 1 to 20 kHz                          | _    | 50   | _       | dB        |
| DIAGNOSTIC CHARACTERISTICS -                      | - TEMPERA             | ATURE SENSOR                         |      |      |         |           |
| Temperature Sensor Bits                           | N <sub>T</sub>        |                                      | _    | 12   | _       | bits      |
| Temperature Sensor Range                          | T <sub>R(F)</sub>     | Full range of the temperature sensor | -231 | _    | 280.875 | °C        |
| Temperature Sensor Operational Range              | T <sub>R</sub>        |                                      | -50  | _    | 165     | °C        |
| Temperature Sensor Gain                           | A <sub>TEMP</sub>     |                                      | _    | 8    | _       | counts/°C |
| Temperature Sensor Gain Error                     | E <sub>ATEMP</sub>    |                                      | -3   | -    | 3       | %         |
| Temperature Sensor Offset Error                   | E <sub>OTEMP</sub>    | Temperature Sensor Offset Trim = 0   | -5   | -    | 5       | °C        |
| Temperature Sensor Customer<br>Offset Bits        | N <sub>TEMP</sub>     |                                      | _    | 6    | _       | bits      |
| Temperature Sensor Customer<br>Offset Range       | r <sub>TEMP</sub>     |                                      | -16  | _    | 15.5    | °C        |
| Temperature Sensor Customer Offset Step Size      | S <sub>TEMP</sub>     |                                      | _    | 0.5  | _       | °C        |
| Temperature Sensor Main and Diagnostic Comparison | E <sub>TEMP(DM)</sub> |                                      | -10  | _    | 10      | °C        |
| DIAGNOSTIC CHARACTERISTICS -                      | - FAULT               |                                      | •    |      |         |           |
| Fault Response Time                               | t <sub>F</sub>        | C <sub>L</sub> = 1 nF                | _    | 5    | _       | μs        |
| Output High Voltage                               | V <sub>OH</sub>       | No-Fault condition                   | 4    | 5    | 5.5     | V         |
| Output Low Voltage                                | V <sub>OL</sub>       | Fault condition                      | _    | 0.3  | _       | V         |
| Open Drain Output Pull-Up Resistor                | R <sub>PU</sub>       | External Resistor Fault to VCC       | 10   | _    | _       | kΩ        |
| Capacitive Load                                   | C <sub>L</sub>        | External Capacitor Fault to GND      | _    | _    | 10      | nF        |



# 48 V Dual Channel Digital Current Sensor

| Characteristics                                       | Symbol           | Test Conditions        | Min. | Тур.  | Max. | Unit |
|-------------------------------------------------------|------------------|------------------------|------|-------|------|------|
| DIAGNOSTIC CHARACTERISTICS                            |                  |                        |      |       |      |      |
| Current Path Compare Percentage                       | E <sub>MDP</sub> |                        | _    | 10    | _    | %    |
| Current Path Compare Offset                           | E <sub>MDO</sub> | Input referred         | _    | 5     | _    | mV   |
| Temperature Out of Range –<br>Over Temperature Level  | T <sub>OL</sub>  |                        | 120  | 152   | 180  | °C   |
| Temperature Out of Range –<br>Over Temperature Bits   | N <sub>TOL</sub> |                        | _    | 4     | _    | bits |
| Temperature Out of Range –<br>Over Temperature Step   | s <sub>TOL</sub> |                        | _    | 4     | _    | °C   |
| Temperature Out of Range –<br>Under Temperature Level | T <sub>UL</sub>  |                        | -63  | -52.5 | -35  | °C   |
| Temperature Out of Range –<br>Under Temperature Bits  | N <sub>TUL</sub> |                        | -    | 3     | -    | bits |
| Temperature Out of Range –<br>Under Temperature Step  | s <sub>TUL</sub> |                        | _    | 4     | -    | °C   |
| Oscillator Frequency Error<br>Trip Point High         | f <sub>OL</sub>  |                        | 16.8 | 18    | _    | MHz  |
| Oscillator Frequency Error<br>Trip Point Low          | f <sub>UL</sub>  |                        | _    | 14    | 15.2 | MHz  |
| DIGITAL SETTINGS                                      |                  |                        |      |       |      |      |
| Maximum Number of Samples in Fixed Averaging          | N <sub>Fix</sub> | Maximum EEPROM setting | _    | 128   | -    | #    |
| Maximum Number of Samples in<br>Dynamic Averaging     | N <sub>DYN</sub> | Maximum EEPROM setting | _    | 1024  |      | #    |



## ACS37820

## 48 V Dual Channel Digital Current Sensor

| Characteristics                       | Symbol               | Test Conditions                                 | Min. | Тур. | Max. | Unit |
|---------------------------------------|----------------------|-------------------------------------------------|------|------|------|------|
| SPI ELECTRICAL SPECIFICATIO           | NS (3.3 V INT        | ERFACE)                                         |      |      |      |      |
| Digital Input High Voltage            | V <sub>IH</sub>      | MOSI, SCLK, CS pins                             | 2.8  | _    | 3.63 | V    |
| Digital Input Low Voltage             | V <sub>IL</sub>      | MOSI, SCLK, CS pins                             | _    | -    | 0.5  | V    |
| Output High Voltage                   | V <sub>OH</sub>      | MISO                                            | 2.93 | 3.3  | 3.63 | V    |
| Output Low Voltage                    | V <sub>OL</sub>      | MISO                                            | -    | 0.3  | _    | V    |
| SPI INTERFACE SPECIFICATION           | IS                   |                                                 |      | •    |      |      |
| SPI Clock Frequency                   | f <sub>SCLK</sub>    | MISO pins, C <sub>L</sub> = 20 pF               | 0.1  | _    | 10   | MHz  |
| SPI Clock Duty Cycle                  | D <sub>fSCLK</sub>   | SPI <sub>CLKDC</sub>                            | 40   | _    | 60   | %    |
| SPI Frame Rate                        | t <sub>SPI</sub>     |                                                 | 5.8  | _    | 588  | kHz  |
| Chip Select to First SCLK Edge        | t <sub>CS</sub>      | Time from CS going low to SCLK falling edge     | 50   | _    | _    | ns   |
| Chip Select Idle Time                 | t <sub>CS_IDLE</sub> | Time CS must be high between SPI message frames | 200  | -    | -    | ns   |
| Data Output Valid Time                | t <sub>DAV</sub>     | Data output valid after SCLK falling edge       | _    | 30   | _    | ns   |
| MOSI Setup Time                       | t <sub>SU</sub>      | Input setup time before SCLK rising edge        | 25   | _    | _    | ns   |
| MOSI Hold Time                        | t <sub>HD</sub>      | Input hold time after SCLK rising edge          | 50   | _    | _    | ns   |
| SCLK to CS Hold Time t <sub>CHD</sub> |                      | Hold SCLK high time before CS rising edge       | 5    | _    | _    | ns   |
| Load Capacitance C <sub>L</sub>       |                      | Loading on digital output (MISO) pin            | _    | _    | 20   | pF   |



### 48 V Dual Channel Digital Current Sensor

#### FUNCTIONAL DESCRIPTION

### Overview

The ACS37820 is a dual channel current sensor in a surface-mount package for use in a wide variety of automotive applications. The signal path of the device starts with an external sense resistor in the current path. The device takes in the voltage across this resistor, amplifies it, and feeds it into an ADC. Once in the digital domain, filtering and customizable averaging can be used to condition the signal. This is performed on each input channel.

The ACS37820 also has a separate measurement path for each channel that is used for diagnostic coverage. An internal comparison is performed on each channel, and this is communicated on a specialized digital fault pin.

The main source of communication is through an SPI interface. From this interface, current measurements can be accessed, as well as all diagnostic parameters. Additionally, the SPI interface can be used to program the device through on-chip EEPROM.

### **Current Measurement**

The ACS37820 has three registers for each current channel. The main path has a register containing the measured current before any averaging, and another register contains the averaged current. The diagnostic path has a register of average measured current.

An internal comparison of the main and diagnostic path is also available. This is a signed register that ranges from -1 to  $\sim 1$ . The max code is reached based on the device's gain. For example, if the gain is 312 counts/mV, then when the differential voltage between VINx and Sx is 105 mV, the register reads  $\sim 1$ .

### **Current Averaging**

The ACS37820 has two modes of averaging: with a fixed number of samples over each sampling frame, and with a dynamic number of samples averaged on each sampling frame. In the latter mode, the frame will be determined by SPI transactions. These are described in more detail in the "Averaging" section.

### **Diagnostics**

The ACS37820 makes several diagnostics available in order to achieve ASIL D certification. These include:

- Current path comparison of main path and diagnostic path
- · Main path out of range detection
- Diagnostic path out of range detection
- Temperature monitoring
- Temperature out of range
- V<sub>CC</sub> out of range
- V<sub>BUS</sub> monitoring
- Main channel digital POR
- Diagnostic channel POR
- Internal signal monitor
- Oscillator check
- LBIST
- SPI CRC
- ECC

### **Filtering**

The ACS37820 performs digital filtering prior to any of the averaging blocks. Customer-programmable settings offer different bandwidth options. Filter settings apply to both the main and diagnostic channels.

### **Trim Registers**

The ACS37820 has trim registers for both offset and gain. The trim registers are independent for each channel, and include the two main channels and the two diagnostic channels. Both the main and diagnostic channels are trimmed at factory. Any customer trimming of the current path applies to both the main and diagnostic paths.

Additionally, a customer-accessible offset trim is implemented after all other trims. This offset trim is separate for the A channel and the B channel, but affects both the main channel and the diagnostic channel.

The customer trim is implemented such that the gain is adjusted first, then the offset is adjusted.



## 48 V Dual Channel Digital Current Sensor

### Power-On



Figure 2: Power-On Flowchart



### 48 V Dual Channel Digital Current Sensor

### Main and Diagnostic Path Comparison

The ACS37820 has a fault error window that is used on the comparison of the main path and the diagnostic path. This window is a flat voltage below a certain current level and a percentage of the current beyond that point.



**Figure 3: Diagnostic Comparison Error** 

### **Sync Pins**

The sync pins LA, HA, LB, and HB are used to blank out any measurements that occur during a voltage transition of the PWM signals going to the motor. These are input pins that can take in logic signals sent to a typical motor driver IC from the microcontroller. These pins affect both the main and diagnostic channels.

The sync pins are available for reducing the measurement error as low as possible.

The sense of the sync pin inputs can be inverted using the HSI and LSI bits. If HSI = 1, the sense of high-side inputs HA and HB are inverted. If LSI = 1, the sense of low-side inputs LA and LB are inverted. An internal pull-down or pull-up is connected to each input depending on the selected sense of the input to ensure a safe state if the control becomes disconnected.

### **Current Channel Digital Gain**

The digital gain of the output is programmable. It is trimmed at factory, but a spare customer-accessible register is also available. This is used to trim the full-scale input differential. It also allows for a range of the full-scale input differential in order to fully use the input range with a variety of sense resistor sizes.

### Flying Tub Operation

#### **CHARGING BLOCK ARCHITECTURE**

For this device, the voltage supplies are created internally for all operation and performance.

#### **BOOT STRAP CAPACITORS**

This block creates the main power supply for the flying tub circuitry using  $V_{CC}$  and an internal charge pump. When node SA/SB is high, bootstrap capacitor  $C_{AX}/C_{BX}$  will be charged according to Charge Cycle 2 – High SA. When node SA/SB is low, CA/CB will be charged according to Charge Cycle 2 – Low SA. The bootstrap capacitors will float on top of the shunt resistor and the low side of this capacitor will be the GND reference in the flying tub. These capacitors should be sized such that they do not droop below a certain voltage while powering the flying tub circuitry at the worst-case PWM duty cycle of the shunt resistor voltage (0% and 100%). This capacitor voltage will be regulated down to 3.3 V inside the tub.

### **FLYING TUB CIRCUITRY**

The flying tub is the main source of isolation present between the input signals from the shunt resistors and the rest of the chip. These signals fly up and down above  $V_{BUS}$  and below GND. The low-side of the bootstrap capacitor is the ground reference for each tub. It is powered by the bootstrap capacitor which is regulated down to 3.3 V. The entire analog signal path for each channel resides in this tub; this includes an amplifier, ADC, and all of the reference and bias circuitry.

#### **ISOLATOR**

A digital isolator enables bidirectional communication across the boundary between the flying tub and low voltage logic using a differential capacitive method.

### **POWER ON CHARGING**

During power on, Sx must be low and Lx must be asserted to allow the bootstrap capacitors to fully charge.



Figure 4: Charging Block Diagram



## 48 V Dual Channel Digital Current Sensor

#### NOMINAL OPERATION OF CHARGING BLOCK

This is the typical operation of the charging block. The figures below show how the bootstrap capacitorss will be charged. This configuration requires the use of the Hx and LX inputs in order to indicate the state of Sx. This allows for a PWM duty cycle from 0 to 100%.





#### Comparator

Comparator is only checked when the bottom of CFLYx is connected to GND (SC[2]). This comparator is used to stop the switching of SC[1] and regulate the voltage on CFLYx.

#### Phase 1

The bottom of CFLYx will be connected to GND (SC[2]). This will charge CFLYx depending on the state of SC[0]

#### Phase 2L

If Lx is asserted, the device can then enter this phase after phase 1. The bottom of CFLYx will be connected to GND (SC[2]) and the top will be connected to the Cregx (SC[3]). If LA is deasserted during phase 2L, the phase will immediately end and SC[3] will open.

### **BLANKING**

The device has a factory-programmed blanking time that is used in the nominal charging block operation. This is used for proper charging of the bootstrap capacitors as well as for measurement accuracy.

There is additionally a user-accessible blanking time that is added to the factory-programmed blanking time. This is to be used for further improvement of measurement accuracy.



### 48 V Dual Channel Digital Current Sensor

### **Averaging**

#### **DYNAMIC AVERAGING**

In the dynamic averaging mode, the start and stop of each averaging frame is determined by a SPI transaction.



Figure 5: Dynamic Averaging Frame Example

If there is no read of Channel B before an additional read of Channel A, an error flag is set but the averaging frame will still be reset. This error flag can be masked out if the channel B averaging is not needed in application.



Figure 6: Improper Dynamic Averaging Readback

Another critical scenario in the dynamic averaging mode is when it has been a significantly long time before another read of Channel A has been performed. This is solved by a maximum number of averaging points. Once this maximum number is reached, the averaging frame automatically ends and the next averaging frame starts. This continues until another averaging frame command is received. At this point, the device returns back to the dynamic averaging mode, but the data of the previous averaging frame is still available.



Figure 7: Dynamic Averaging – Extended Time Reads

#### **FIXED AVERAGING**

The fixed averaging mode is a straightforward fixed frame averaging. There is a selectable number of sample points used for each frame. After power up, the first frame begins, and at the end of each frame, the data for Channel A and Channel B is held. Additionally, a flag is set to indicate that the frame is complete.

There is also a flag to indicate that a frame of information was missed. If any frames are missed, the most recently missed frame is still accessible.

In fixed averaging mode, all window sizes available are orders of 2.

The averaging mode cannot be switched on the fly—there must be a power cycle before any changes to the averaging mode take place.

#### **ENOB**

| bw_sel | 3 dB Bandwidth<br>(kHz) | Setting<br>Time (µs) | ENOB    | ENOB (average of 32 samples) |
|--------|-------------------------|----------------------|---------|------------------------------|
| 0      | 69.93                   | 27.07                | 13.5963 | 15.0906                      |
| 1      | 104.1                   | 13.354               | 11.4165 | 15.0275                      |
| 2      | 136.1                   | 14.586               | 10.7521 | 14.983                       |
| 3      | 161.7                   | 15.298               | 10.1988 | 14.7627                      |



## 48 V Dual Channel Digital Current Sensor

#### COMPARISON OF MAIN AND DIAGNOSTIC PATHS

The threshold set for the comparison between the main and diagnostic paths is given as the maximum between a flat input referred voltage and a percentage of the signal (nominally 5mV and 10%).



Figure 8: Diagnostic Comparison Error

### **FAULT DETECTION ALGORITHM**

The fault detection algorithm takes in the comparison flag from above and looks for M number of consecutive passing samples in a window that is N samples wide. If M number of consecutive passing samples are found, then the error is not set for that window. If M number of consecutive passing samples are not found, then the error ch  $\, x \,$  err is set.

#### **PROGRAMMING OPTIONS:**

M: 2, 4, 6, or 8

N: 32, 40, 48, or 56



## 48 V Dual Channel Digital Current Sensor

### **MEMORY**

### Overview

This device consists of two memory blocks: Primary serial registers, and extended memory (shadow and EEPROM). The primary serial interface registers are used for direct writes and reads by the host controller for frequently required information. All forms of communication (even to the extended locations) operate through the primary registers.

The primary serial registers also provide a data and address location for accessing extended memory locations. Accessing these extended location is done in an indirect fashion: the controller writes into the primary interface to give a command to the sensor to access the extended locations. The read/write is executed and the result is again presented in the primary interface.

For writing extended locations, the primary interface offers the registers "ewcs", "ewa", "ewdh", and "ewdl". "ewa" holds the extended address that should be written, and "ewdh" / "ewdl" contain the two high bytes and the two low bytes for the extended location contents. The "ewcs" register is used for commands and status information.

For reading extended locations, the primary interface offers the registers "ercs", "era", "erdh", and "erdl". "era" holds the extended address that should be read, and "erdh" / "erdl" contain the two high bytes and the two low bytes for the extended location contents. The "ercs" register is used for commands and status information.

### **Direct Register Map**

| ADDR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |      | rtogiotoi iiic | 1.    |                 |                    |                          |                |                    |                    |                    |                    |                |                |                    |           |         |          |     |     |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|----------------|-------|-----------------|--------------------|--------------------------|----------------|--------------------|--------------------|--------------------|--------------------|----------------|----------------|--------------------|-----------|---------|----------|-----|-----|
| Oxford   EVM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | ADDR | NAME           |       | 15              | 14                 | 13                       | 12             | 11                 | 10                 | 9                  | 8                  | 7              | 6              | 5                  | 4         | 3       | 2        | 1   | 0   |
| Ox/02   EWD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 0x00 | NOP            | RO    | 0               | 0                  | 0                        | 0              | 0                  | 0                  | 0                  | 0                  | 0              | 0              | 0                  | 0         | 0       | 0        | 0   | 0   |
| Ox03                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 0x01 | EWA            | RW    | 0               | 0                  | 0                        | 0              | 0                  | 0                  | 0                  | 0                  |                |                | •                  | Write A   | Address | `        |     |     |
| Diag B   RO      | 0x02 | EWD            | RW    |                 |                    |                          |                |                    |                    |                    | Write Da           | ta [31:16]     |                |                    |           |         |          |     |     |
| Ox06                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 0x03 | EWD            | RW    |                 |                    |                          |                |                    |                    |                    | Write Da           | ata [15:0]     |                |                    |           |         |          |     |     |
| Diag B   RO   RO   Diag B   RO   RO   Diag B   RO   Ro   Ro   Ro   Ro   Ro   Ro   Ro                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 0x04 | EWCS           | WO/RO | EXW             | 0                  | 0                        | 0              | 0                  | 0                  | 0                  | WIP                | 0              | 0              | 0                  | 0         | 0       | 0        | 0   | WDN |
| Country   Coun   | 0x05 | ERA            | RW    | 0               | 0                  | 0 0 0 0 0 0 Read Address |                |                    |                    |                    |                    |                |                |                    |           |         |          |     |     |
| Divide   Continue      | 0x06 | ERCS           | WO/RO | EXR             | 0                  | 0                        | 0              | 0                  | 0                  | 0                  | RIP                | 0              | 0              | 0                  | 0         | 0       | 0        | 0   | RDN |
| MAIN_A   RO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 0x07 | ERD            | RO    |                 | Read Data [31:16]  |                          |                |                    |                    |                    |                    |                |                |                    |           |         |          |     |     |
| Oxfo      | 0x08 | ERD            | RO    |                 |                    |                          |                |                    |                    |                    | Read Da            | ata [15:0]     |                |                    |           |         |          |     |     |
| OxOC MAIN_B_PREV RO  OXOC MAIN_B_PREV RO  OXOC MAIN_B_PREV RO  STATUS RO  STATUS RO  DIAG B  RO  DIAG  | 0x09 | MAIN_A         | RO    |                 |                    |                          |                |                    |                    |                    |                    |                |                |                    |           |         |          |     |     |
| 0x0C MAIN_B_PREV RO  STATUS RO  STATUS RO  DIAG_B  RO  DIAG_B  RO  DIAG_B  RO  TRIM_OUT_A  TRIM_OUT_A  RO  TRIM_OUT_A  RO  TRIM_OUT_A  TRIM_OUT_A  RO  TRIM_OUT_A  TRIM_OU | 0x0A | MAIN_B         | RO    |                 | ch_b_out_main      |                          |                |                    |                    |                    |                    |                |                |                    |           |         |          |     |     |
| 0x0D STATUS RO BAGA RO CHOTA, a main enception of the man enception of t | 0x0B | MAIN_A_PREV    | RO    |                 |                    |                          |                |                    |                    |                    | prev_ch_a          | _out_main      |                |                    |           |         |          |     |     |
| OxOE DIAG_A RO Unimum definition of the control of  | 0x0C | MAIN_B_PREV    | RO    |                 |                    |                          |                |                    |                    |                    | prev_ch_b          | _out_main      |                |                    |           |         |          |     |     |
| Ox0F DIAG_B RO Use                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0x0D | STATUS         | RO    | #               | ctub_vc            | cboot_vc_a               | cboot_vc_b     | adcfilt_rdy_a_diag | adcfilt_rdy_b_diag | adcfilt_rdy_a_main | adcfilt_rdy_b_main | frm_rdy_a_main | frm_rdy_b_main | main_err_discarded | chrg_mode | ESE     | vbus_rdy | POR | rdy |
| 0x10 TRIM_OUT_A RO trim_out_a_main                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 0x0E | DIAG_A         | RO    |                 | adcfilt_rdy_a_main | adcfilt_rdy_a_diag       | frm_rdy_a_main |                    |                    |                    |                    |                | trim_ou        | t_a_diag           |           |         |          |     |     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0x0F | DIAG_B         | RO    |                 | adcfilt_rdy_b_main | adcfilt_rdy_b_diag       | frm_rdy_b_main | trim_out_b_diag    |                    |                    |                    |                |                |                    |           |         |          |     |     |
| 0x11 TRIM_OUT_B RO trim_out_b_main                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 0x10 | TRIM_OUT_A     | RO    |                 |                    |                          |                |                    |                    |                    | trim_out           | _a_main        |                |                    |           |         |          |     |     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0x11 | TRIM_OUT_B     | RO    | trim_out_b_main |                    |                          |                |                    |                    |                    |                    |                |                |                    |           |         |          |     |     |



# 48 V Dual Channel Digital Current Sensor

### **Direct Register Map (continued)**

| Direct | Register Ma    | ip (con | tinued         | )                |                  |                |                |                |                  |                  |                  |                  | 1                 |                   |                   | 1                 |                       |                     |
|--------|----------------|---------|----------------|------------------|------------------|----------------|----------------|----------------|------------------|------------------|------------------|------------------|-------------------|-------------------|-------------------|-------------------|-----------------------|---------------------|
| ADDR   | NAME           |         | 15             | 14               | 13               | 12             | 11             | 10             | 9                | 8                | 7                | 6                | 5                 | 4                 | 3                 | 2                 | 1                     | 0                   |
| 0x12   | TSEN_MAIN      | RO      | 出              | tse              | tt_oor_lo_main   | tt_oor_hi_main | temp_main      |                |                  |                  |                  |                  |                   |                   |                   |                   |                       |                     |
| 0x13   | TSEN_DIAG      | RO      | 0              | tse              | tt_oor_lo_diag   | tt_oor_hi_diag |                |                |                  |                  |                  | temp             | o_diag            |                   |                   |                   |                       |                     |
| 0x14   | VBUS           | RO      | vbus_fault     | vbus_trim_oor_lo | vbus_trim_oor_hi | vbus_rdy       |                |                |                  |                  |                  | vbus             | s_out             |                   |                   |                   |                       |                     |
| 0x15   | DIFF_A         | RO      |                |                  |                  |                |                |                |                  | ch_a             | a_diff           |                  |                   |                   |                   |                   |                       |                     |
| 0x16   | DIFF_B         | RO      |                |                  |                  |                |                |                |                  | ch_t             | o_diff           |                  |                   |                   |                   |                   |                       |                     |
| 0x17   | DYN_TRIG       | WO      | 0              | 0                | 0                | 0              | 0              | 0              | 0                | 0                | 0                | 0                | 0                 | 0                 | 0                 | 0                 | 0                     | dyn_sof_trig        |
| 0x18   | SIGMON_RAW_ERR | RO      | EF             | 0                | 0                | 0              | 0              | 0              | 0                | 0                | 0                | 0                | sigmon_iadc_fault | sigmon_iref_fault | sigmon_vcm_fault  | sigmon_vbg_fault  | sigmon_vbg_main_fault | sigmon_vcf          |
| 0x19   | ERROR          | RO      | 0              | 0                | 0                | 0              | 0              | 0              | 0                | 0                | 0                | ERR_SUPP         | ERR_IF            | ERR_USER          | ERR_DIAG          | ERR_SIG           | ERR_FAULT             | #                   |
| 0x1A   | ERR_FAULT      | RO      | isolator_fault | cboot_vc_err_a   | cboot_vc_err_b   | DER            | SDE            | ofe_high       | ofe_low          | ofe              | tse              | SPE              | LBISTF            | EUE               | vbus_fault        | miso_fault        | avg_fault             | sigmon_vaf          |
| 0x1B   | ERR_SIG        | RO      | EF             | afe_cfg_err      | false_ha         | false_hb       | tt_oor_hi_main | tt_oor_lo_main | ch_a_err         | ch_b_err         | avg_oor_hi_main  | avg_oor_lo_main  | ch_a_oor_main     | ch_b_oor_main     | ctrim_oor_hi_main | ctrim_oor_lo_main | adcfilt_oor_hi_main   | adcfilt_oor_lo_main |
| 0x1C   | ERR_DIAG       | RO      | EF             | 0                | 0                | 0              | tt_oor_hi_diag | tt_oor_lo_diag | vbus_filt_oor_hi | vbus_filt_oor_lo | vbus_trim_oor_hi | vbus_trim_oor_lo | ch_a_oor_diag     | ch_b_oor_diag     | ctrim_oor_hi_diag | ctrim_oor_lo_diag | adcfilt_oor_hi_diag   | adcfilt_oor_lo_diag |
| 0x1D   | ERR_USER       | RO      | EF             | 0                | 0                | 0              | 0              | 0              | 0                | 0                | 0                | 0                | ch_a_max          | ch_b_max          | fm_misd_a         | fm_misd_b         | XEE                   | BSY                 |
| 0x1E   | ERR_SUPP_IF    | RO      | EF             | 0                | 0                | 0              | 0              | 0              | OVCC             | UVCC             | 0                | 0                | 0                 | 0                 | 0                 | spi_fault         | spi_crc_err           | spi_phy_err         |
|        | ·              |         |                |                  |                  |                |                |                |                  |                  |                  |                  |                   |                   |                   |                   |                       |                     |



## ACS37820

# 48 V Dual Channel Digital Current Sensor

### **Direct Register Map (continued)**

|      |      |    |    | <u>'</u> |                       |                       |                                          |                                            |                           |                           |                          |                          |                         |                        |                        |                        |                 |                |
|------|------|----|----|----------|-----------------------|-----------------------|------------------------------------------|--------------------------------------------|---------------------------|---------------------------|--------------------------|--------------------------|-------------------------|------------------------|------------------------|------------------------|-----------------|----------------|
| ADDR | NAME |    | 15 | 14       | 13                    | 12                    | 11                                       | 10                                         | 9                         | 8                         | 7                        | 6                        | 5                       | 4                      | 3                      | 2                      | 1               | 0              |
|      |      | WO |    |          |                       |                       |                                          |                                            |                           | Key                       | code                     |                          |                         |                        |                        |                        |                 |                |
| 0x1F | KEY  | RO | 0  | 0        | free_register_lock_rd | free_register_lock_wr | factory_customer_writable_eeprom_lock_wr | factory_customer_writable_register_lock_wr | customer_register_lock_rd | customer_register_lock_wr | factory_register_lock_rd | factory_register_lock_wr | customer_eeprom_lock_rd | custome_eeprom_lock_wr | factory_eeprom_lock_rd | factory_eeprom_lock_wr | customer_access | factory_access |

### **Direct Register Map Descriptions**

| Register | Bits  | Name               | Description                                                                                        |
|----------|-------|--------------------|----------------------------------------------------------------------------------------------------|
| 0x1      | 7:0   | indirect_wr_addr   | Indirect address to write                                                                          |
| 0.40     | 7:0   | indirect_wr_data_2 | Indirect data 2 to write.                                                                          |
| 0x2      | 15:8  | indirect_wr_data_3 | Indirect data 3 to write.                                                                          |
| 0x3      | 7:0   | indirect_wr_data_0 | Indirect data 0 to write.                                                                          |
| UXS      | 15:8  | indirect_wr_data_1 | Indirect data 1 to write.                                                                          |
|          | 0:0   | wdn                | Write done when '1', clears when EXW set to '1'.                                                   |
| 0x4      | 8:8   | wip                | HIGH during writing in progress                                                                    |
| OA I     | 15:15 | exw                | Initiate extended write by writing with '1'. Set WIP, clears WDN. Write-only, always reads back 0. |
| 0x5      | 7:0   | indirect_rd_addr   | Indirect address to read.                                                                          |
|          | 0:0   | rdn                | Read done when '1', clears when EXR set to '1'.                                                    |
| 0x6      | 8:8   | rip                | HIGH during read in progress                                                                       |
| O/CO     | 15:15 | exr                | Initiate extended read by writing with '1'. Set RIP, clears RDN. Write-only, always reads back 0.  |
| 07       | 7:0   | indirect_rd_data_2 | Indirect data 2 read.                                                                              |
| 0x7      | 15:8  | indirect_rd_data_3 | Indirect data 3 read.                                                                              |
| 00       | 7:0   | indirect_rd_data_0 | Indirect data 0 read .                                                                             |
| 0x8      | 15:8  | indirect_rd_data_1 | Indirect data 1 read .                                                                             |
| 0x9      | 15:0  | ch_a_out_main      | Phase A average output from Main path                                                              |
| 0xA      | 15:0  | ch_b_out_main      | Phase B average output from Main path                                                              |
| 0xB      | 15:0  | prev_ch_a_out_main | Phase A previous average output from Main path                                                     |
| 0xC      | 15:0  | prev_ch_b_out_main | Phase B previous average output from Main path                                                     |



# 48 V Dual Channel Digital Current Sensor

| Register | Bits  | Name                  | Description                                                                                                                          |
|----------|-------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------|
|          | 0:0   | rdy                   | High when the System is ready after POR, the EEPROM has been loaded, the datapath is active, and the bootstrap capacitor is charged. |
|          | 1:1   | por                   | Set after POR for main path on a hard or soft reset. Clear on read. Is not set during BIST.                                          |
|          | 2:2   | st_vbus_rdy           | V <sub>BUS</sub> first sample ready.                                                                                                 |
|          | 3:3   | ese                   | EEPROM soft error. A correctable (single-bit) EEPROM read occurred. Clear on read.                                                   |
|          | 4:4   | chrg_mode             | Charging Mode. 0: Normal charging mode. 1: Fast charging mode.                                                                       |
|          | 5:5   | main_err_discarded    | 0: Normal mode both main and diag paths active. 1: Diagnostic mode only.                                                             |
| 0vD      | 6:6   | st_frm_rdy_b_main     | Channel B Averaging frame ready from main path. This flag is cleared when the average frame is read.                                 |
| 0xD      | 7:7   | st_frm_rdy_a_main     | Channel A Averaging frame ready from main path. This flag is cleared when the average frame is read.                                 |
|          | 8:8   | st_adcfilt_rdy_b_main | First filter sample is ready for channel B in the main signal path.                                                                  |
|          | 9:9   | st_adcfilt_rdy_a_main | First filter sample is ready for channel A in the main signal path.                                                                  |
|          | 10:10 | st_adcfilt_rdy_b_diag | First filter sample is ready for channel B in the diagnostic path.                                                                   |
|          | 11:11 | st_adcfilt_rdy_a_diag | First filter sample is ready for channel A in the diagnostic path.                                                                   |
|          | 12:12 | cboot_vc_b            | Bootstrap capacitors of channel B are properly charged.                                                                              |
|          | 13:13 | cboot_vc_a            | Bootstrap capacitors of channel A are properly charged.                                                                              |
|          | 14:14 | ctub_vc               | Tub voltages of both channels are proper for main signal path operation.                                                             |
|          | 15:15 | ef_status_main        | Error flag.                                                                                                                          |
|          | 11:0  | trim_out_a_diag       | Phase A average output from Diagostic path.                                                                                          |
| 05       | 12:12 | frm_rdy_a_main        | Channel A Averaging frame ready – Main.                                                                                              |
| 0xE      | 13:13 | adcfilt_rdy_a_diag    | Channel A ADC filter ready – Diagostic.                                                                                              |
|          | 14:14 | adcfilt_rdy_a_main    | Channel A ADC filter ready – Main.                                                                                                   |
|          | 11:0  | trim_out_b_diag       | Phase B trim output from Diagostic path.                                                                                             |
| ٥٠٠٦     | 12:12 | frm_rdy_b_main        | Channel B Averaging frame ready – Main.                                                                                              |
| 0xF      | 13:13 | adcfilt_rdy_b_diag    | Channel B ADC filter ready – Diagostic.                                                                                              |
|          | 14:14 | adcfilt_rdy_b_main    | Channel B ADC filter ready – Main.                                                                                                   |
| 0x10     | 15:0  | trim_out_a_main       | Phase A trim output from Main path.                                                                                                  |
| 0x11     | 15:0  | trim_out_b_main       | Phase B trim output from Main path.                                                                                                  |
|          | 11:0  | temp_main             | Main path temperature.                                                                                                               |
|          | 12:12 | tt_oor_hi_main_tsen   | Tiny temperature OOR HI Main.                                                                                                        |
| 0x12     | 13:13 | tt_oor_lo_main_tsen   | Tiny temperature OOR LO Main.                                                                                                        |
|          | 14:14 | tse_main              | Temperature error.                                                                                                                   |
|          | 15:15 | ef_tsen_main          | Error Flag.                                                                                                                          |
|          | 11:0  | temp_diag             | Diagostic path temperature.                                                                                                          |
|          | 12:12 | tt_oor_hi_diag_tsen   | Tiny temp OOR HI – Diagostic.                                                                                                        |
| 0x13     | 13:13 | tt_oor_lo_diag_tsen   | Tiny temp OOR LO – Diagostic.                                                                                                        |
|          | 14:14 | tse_diag              | Temperature error.                                                                                                                   |
|          | 15:15 | ef_tsen_diag          | Error flag.                                                                                                                          |



# 48 V Dual Channel Digital Current Sensor

| Register | Bits  | Name                  | Description                                                                                                                                                  |
|----------|-------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
|          | 11:0  | vbus_out              | V <sub>BUS</sub> output.                                                                                                                                     |
|          | 12:12 | vbus_rdy              | V <sub>BUS</sub> first sample ready.                                                                                                                         |
| 0x14     | 13:13 | vbus_vbus_trim_oor_hi | V <sub>BUS</sub> Trim OOR LO.                                                                                                                                |
|          | 14:14 | vbus_vbus_trim_oor_lo | V <sub>BUS</sub> Trim OOR LO.                                                                                                                                |
|          | 15:15 | vbus_vbus_fault       | V <sub>BUS</sub> fault.                                                                                                                                      |
| 0x15     | 15:0  | ch_a_diff             | Difference between Phase A Current from Main Path and Diagnostic Path.                                                                                       |
| 0x16     | 15:0  | ch_b_diff             | Difference between Phase B Current from Main Path and Diagnostic Path.                                                                                       |
| 0x17     | 0:0   | dyn_sof_trig          | Trigger for Dynamic averaging.                                                                                                                               |
|          | 0:0   | sigmon_vcf_sigmon     | Filtered fault detected by any sigmon reference signal.                                                                                                      |
|          | 1:1   | sigmon_vbg_main_fault | Unfiltered fault detected by sigmon for main band gap.                                                                                                       |
|          | 2:2   | sigmon_vbg_fault      | Unfiltered fault detected by sigmon for diag band gap.                                                                                                       |
|          | 3:3   | sigmon_vcm_fault      | Unfiltered fault detected by sigmon for diag common mode ref.                                                                                                |
| 0x18     | 4:4   | sigmon_iref_fault     | Unfiltered fault detected by sigmon for $I_{REF}$ (5 $\mu A$ current ref through 200 $k\Omega$ resistor).                                                    |
|          | 5:5   | sigmon_iadc_fault     | Unfiltered fault detected by sigmon for diagnostic ADC reference (sum of 3 currents going through 75.5 k $\Omega$ resistor).                                 |
|          | 15:15 | ef_sigmon_raw_err     | Error flag.                                                                                                                                                  |
|          | 0:0   | ef_error              | Error flag (combines all other errors ).                                                                                                                     |
|          | 1:1   | error_fault           | Error due to fault in the device. Details about this category of errors can be obtained from err_fault register.                                             |
|          | 2:2   | error_sig             | Error in main signal path. Error can be due to the anatomy of the input signal. Details about this category of errors can be obtained from err_sig register. |
| 0x19     | 3:3   | error_diag            | Error in diagnostic signal path. Details about this category of errors can be obtained from err_diag register.                                               |
|          | 4:4   | error_user            | Error caused by incorrect device access. Details about this category of errors can be obtained from err_user register.                                       |
|          | 5:5   | error_if              | Error in SPI interface. Details about this category of errors can be obtained from err_supp_if register.                                                     |
|          | 6:6   | error_supp            | Error due to supply signal. Details about this category of errors can be obtained from err_supp_if register.                                                 |
|          | 0:0   | sigmon_vcf            | Signal Monitor check.                                                                                                                                        |
|          | 1:1   | avg_fault             | Fault in Averaging logic.                                                                                                                                    |
|          | 2:2   | miso_fault            | A fault detected causing a discrepancy between SPI_MISO on package pin and the internally generated signal.                                                  |
|          | 3:3   | vbus_fault            | V <sub>BUS</sub> fault.                                                                                                                                      |
| 0x1A     | 4:4   | eue                   | EEPROM uncorrectable error. A multi-bit EEPROM read occurred. Clear on read.                                                                                 |
|          | 5:5   | lbistf                | LBIST failure.                                                                                                                                               |
|          | 6:6   | spe                   | Shadow Memory parity Error. Parity error detected in Shadow. Clear on read.                                                                                  |
|          | 7:7   | tse                   | Temperature error.                                                                                                                                           |
|          |       | <u> </u>              |                                                                                                                                                              |
|          | 8:8   | ofe_main              | Oscillator Frequency Error.                                                                                                                                  |



# 48 V Dual Channel Digital Current Sensor

| Register | Bits  | Name                | Description                                                                                                           |
|----------|-------|---------------------|-----------------------------------------------------------------------------------------------------------------------|
|          | 10:10 | ofe_high            | Oscillator Frequency is too high.                                                                                     |
|          | 11:11 | sde                 | Shadow-data integrity error.                                                                                          |
|          | 12:12 | der                 | Sensor-data integrity error. Occurs when an internal fault is detected that leads to unreliable sensor data.          |
| 0x1A     | 13:13 | cboot_vc_err_b      | Bootstrap capacitor voltages are unreliable for current sensing in main signal path of channel B.                     |
|          | 14:14 | cboot_vc_err_a      | Bootstrap capacitor voltages are unreliable for current sensing in main signal path of channel A.                     |
|          | 15:15 | isolator_fault      | Fault detected in isolators going to and from the AFE TUB.                                                            |
|          | 0:0   | adcfilt_oor_lo_main | ADC Filter low-side out-of-range error – Main path both channels.                                                     |
|          | 1:1   | adcfilt_oor_hi_main | ADC Filter high-side out-of-range error – Main path both channels.                                                    |
|          | 2:2   | ctrim_oor_lo_main   | Customer trim low-side out-of-range error – Main path both channels.                                                  |
|          | 3:3   | ctrim_oor_hi_main   | Customer trim high-side out-of-range error – Main path both channels.                                                 |
|          | 4:4   | ch_b_oor_main       | Main path of channel B has an active oor signal.                                                                      |
|          | 5:5   | ch_a_oor_main       | Main path of channel A has an active oor signal.                                                                      |
|          | 6:6   | avg_oor_lo_main     | Averaging low-side out-of-range error for main path.                                                                  |
|          | 7:7   | avg_oor_hi_main     | Averaging high-side out-of-range error for main path.                                                                 |
| 0x1B     | 8:8   | ch_b_err            | Channel B Error flag.                                                                                                 |
|          | 9:9   | ch_a_err            | Channel A Error flag.                                                                                                 |
|          | 10:10 | tt_oor_lo_main      | Tiny temperature low-side out-of-range error Main.                                                                    |
|          | 11:11 | tt_oor_hi_main      | Tiny temperature high-side out-of-range error Main.                                                                   |
|          | 12:12 | false_hb            | Invalid condition detected where HB is high while SB is low.                                                          |
|          | 13:13 | false_ha            | Invalid condition detected where HA is high while SA is low.                                                          |
|          | 14:14 | afe_cfg_err         | Incorrect communication with AFE flying tub which may lead to incorrect AFE configuration bits being sent to the tub. |
|          | 15:15 | ef_err_sig          | Error flag.                                                                                                           |
|          | 0:0   | adcfilt_oor_lo_diag | ADC Filter low-side out-of-range error – diagnostic path both channels.                                               |
|          | 1:1   | adcfilt_oor_hi_diag | ADC Filter high-side out-of-range error – diagnostic path both channels.                                              |
|          | 2:2   | ctrim_oor_lo_diag   | Customer trim low-side out-of-range error – diagnostic path both channels.                                            |
|          | 3:3   | ctrim_oor_hi_diag   | Customer trim high-side out-of-range error – diagnostic path both channels.                                           |
|          | 4:4   | ch_b_oor_diag       | Diagnostic path of channel B has an active oor signal.                                                                |
|          | 5:5   | ch_a_oor_diag       | Diagnostic path of channel A has an active oor signal.                                                                |
| 0x1C     | 6:6   | vbus_trim_oor_lo    | V <sub>BUS</sub> post-trimming low-side out-of-range error.                                                           |
|          | 7:7   | vbus_trim_oor_hi    | V <sub>BUS</sub> post-trimming high-side out-of-range error.                                                          |
|          | 8:8   | vbus_filt_oor_lo    | V <sub>BUS</sub> post-filter low-side out-of-range error.                                                             |
|          | 9:9   | vbus_filt_oor_hi    | V <sub>BUS</sub> post-filter high-side out-of-range error.                                                            |
|          | 10:10 | tt_oor_lo_diag      | Tiny temperature low-side out-of-range error in diagnostic path.                                                      |
|          | 11:11 | tt_oor_hi_diag      | Tiny temperature high-side out-of-range error in diagnostic path.                                                     |
|          | 15:15 | ef_err_diag         | Error flag.                                                                                                           |



# 48 V Dual Channel Digital Current Sensor

| Register | Bits  | Name                      | Description                                                                                                                                                                                                               |
|----------|-------|---------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|          | 0:0   | bsy                       | Extended access overflow. An EXW or EXR was initiated before previous was done. Clear on read.                                                                                                                            |
|          | 1:1   | xee                       | Extended execute error. A command intiated by an extended write failed. Write failed due to access error (not unlocked), EEPROM write failure or pattern test failure. Clear on read.                                     |
| 0x1D     | 2:2   | frm_misd_b_main           | Channel B Frame missed.                                                                                                                                                                                                   |
|          | 3:3   | frm_misd_a_main           | Channel A Frame missed.                                                                                                                                                                                                   |
|          | 4:4   | ch_b_max_main             | Channel B Max flag - Main.                                                                                                                                                                                                |
|          | 5:5   | ch_a_max_main             | Channel A Max flag - Main.                                                                                                                                                                                                |
|          | 15:15 | ef_err_user               | Error flag.                                                                                                                                                                                                               |
|          | 0:0   | spi_phy_err               | SPI Physical error.                                                                                                                                                                                                       |
|          | 1:1   | spi_crc_err               | SPI CRC error.                                                                                                                                                                                                            |
|          | 2:2   | spi_fault                 | Fault detected in SPI logic.                                                                                                                                                                                              |
| 0x1E     | 8:8   | uvcc                      | V <sub>CC</sub> Undervoltage detector tripped. Will continue to set until fault goes away (and ERR register is cleared). Clear on read.                                                                                   |
|          | 9:9   | ovcc                      | V <sub>CC</sub> Overvoltage detector tripped. Will continue to set until fault goes away (and ERR register is cleared). Clear on read.                                                                                    |
|          | 15:15 | ef_err_supp_if            | Error flag.                                                                                                                                                                                                               |
|          | 0:0   | factory_access            | Factory write access enabled. This bit is part of access_key as bit [1] on a write. Its status will not change.                                                                                                           |
|          | 1:1   | customer_access           | Factory write access enabled. This bit is part of access_key as bit [1] on a write. Its status will not change.                                                                                                           |
|          | 2:2   | factory_eeprom_lock_wr    | Mem Lock logic.                                                                                                                                                                                                           |
|          | 3:3   | factory_eeprom_lock_rd    | Mem Lock logic.                                                                                                                                                                                                           |
|          | 4:4   | customer_eeprom_lock_wr   | Mem Lock logic.                                                                                                                                                                                                           |
| 0x1F     | 5:5   | customer_eeprom_lock_rd   | Mem Lock logic.                                                                                                                                                                                                           |
|          | 6:6   | factory_register_lock_wr  | Mem Lock logic.                                                                                                                                                                                                           |
|          | 7:7   | factory_register_lock_rd  | Mem Lock logic.                                                                                                                                                                                                           |
|          | 8:8   | customer_register_lock_wr | Mem Lock logic.                                                                                                                                                                                                           |
|          | 9:9   | customer_register_lock_rd | Mem Lock logic.                                                                                                                                                                                                           |
|          | 11:10 | access_key                | Bits 31 to 10 of Access key to unlock the device or enter into customer/ factory code. Bit 9:0 are taken from lock/access positions on a write. It DOES NOT affect the factory_access status. Create register externally. |



## ACS37820

# 48 V Dual Channel Digital Current Sensor

### **EEPROM Register Map**

|                            | in iteg                    |       |                |                             |      |            |    |      |       |               |               |               |               |               |               |               |               |               |               |                |              |              |              |              |              |              |                  |                       |
|----------------------------|----------------------------|-------|----------------|-----------------------------|------|------------|----|------|-------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|----------------|--------------|--------------|--------------|--------------|--------------|--------------|------------------|-----------------------|
| EEPROM<br>Address<br>(hex) | Shadow<br>Address<br>(hex) | 31:26 | 25             | 24                          | 23   | 22         | 21 | 20   | 19    | 18            | 17            | 16            | 15            | 14            | 13            | 12            | 11            | 10            | 9             | 8              | 7            | 6            | 5            | 4            | 3            | 2            | 1                | 0                     |
| 0x15                       | 0x35                       | ECC/P | startup_chg_en | bw                          | _sel | sdm_order2 |    | nsan | mples |               | ch_order      | avg_mode      | tt_:          | thresh_r      | min           |               | tt_thres      | sh_max        |               |                |              | to           | off          |              |              | .is          | hsi              | ntubTrim              |
| 0x16                       | 0x36                       | ECC/P |                |                             |      |            |    |      |       | offs_c_       | a_main        |               |               |               |               |               |               |               |               |                |              | sens_c       | _a_main      | 1            |              |              |                  |                       |
| 0x17                       | 0x37                       | ECC/P |                | offs_c_b_main sens_c_b_main |      |            |    |      |       |               |               |               |               |               |               |               |               |               |               |                |              |              |              |              |              |              |                  |                       |
| 0x18                       | 0x38                       | ECC/P |                |                             |      |            |    |      |       |               |               |               |               |               |               |               |               |               |               | error_snap_dis | lbist_e      |              | mem_lock     |              |              |              | block_soft_reset | block_volatile_output |
| 0x19                       | 0x39                       | ECC/P |                |                             |      |            |    |      |       | •             |               |               | senstc_c      | _b_mai        | n             |               |               | •             |               |                |              |              | senstc_c     | _a_mai       | n            |              |                  |                       |
| 0x1A                       | 0x3A                       | ECC/P |                |                             |      |            |    |      |       |               |               |               | senstc_c      | c_b_diag      | )             |               |               |               |               |                |              |              | senstc_      | c_a_diaç     | 9            |              |                  |                       |
| 0x1B                       | 0x3B                       | ECC/P |                | vbus_12v_mode               |      |            |    |      |       | offs_c_       | _a_diag       |               |               |               |               |               |               |               |               |                |              | sens_c       | _a_diag      |              |              |              |                  |                       |
| 0x1C                       | 0x3C                       | ECC/P |                |                             |      |            |    |      |       | offs_c_       | _b_diag       |               |               |               |               |               |               |               |               |                |              | sens_c       | _b_diag      |              |              |              |                  |                       |
| 0x1D                       | 0x3D                       | ECC/P |                |                             |      |            |    |      |       | error_mask_19 | error_mask_18 | error_mask_17 | error_mask_16 | error_mask_15 | error_mask_14 | error_mask_13 | error_mask_12 | error_mask_11 | error_mask_10 | error_mask_9   | error_mask_8 | error_mask_7 | error_mask_6 | error_mask_5 | error_mask_4 | error_mask_3 | error_mask_2     | error_mask_1          |
| 0x1E                       | 0x3E                       | ECC/P |                |                             |      |            |    |      |       |               |               |               |               |               |               |               |               |               | vc            | f_fault_       | cnt          | vbı          | us_fault_    | _cnt         |              | blanl        | k_dly            |                       |
| 0x1F                       | 0x3F                       | ECC/P |                |                             |      |            |    |      |       |               |               |               |               | Cu            | stomer        | Spare R       | OW            |               |               |                |              |              |              |              |              |              |                  |                       |



# 48 V Dual Channel Digital Current Sensor

### **EEPROM Register Map Descriptions**

| EPROM<br>Register | Shadow<br>Register | Bits  | Name                  | Description                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |  |
|-------------------|--------------------|-------|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
|                   |                    | 0:0   | ntubtrim              | AFE ntub uv detection threshold. 0: 16 V. 1: 14 V.                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |  |
|                   |                    | 1:1   | d_hsi                 | HSI.                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |  |
|                   |                    | 2:2   | d_lsi                 | LSI.                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |  |
|                   |                    | 8:3   | toff                  | Customer temperature offset correction                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |  |
|                   |                    | 12:9  | tt_thresh_max         | Tinytemp maximum threshold for tt_oor_hi diagnostic flag. [min, typ, max] is [118 150 181] °C with 4°C step.                                                                                                                                                                                                                          |  |  |  |  |  |  |  |
|                   |                    | 15:13 | tt_thresh_min         | Tinytemp minimum threshold for tt_oor_lo diagnostic flag. [min, typ, max] is [-66 -50 -35] °C with 4°C step.                                                                                                                                                                                                                          |  |  |  |  |  |  |  |
|                   |                    | 16:16 | avg_mode              | ADC Average mode. 0: fixed averaging. 1: dynamic averaging.                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |  |
| 0x15              | 0x35               | 17:17 | ch_order              | Determines the order at which the division is done after end of frame.  0: channel A is processed first. 1: channel B is processed first.                                                                                                                                                                                             |  |  |  |  |  |  |  |
|                   |                    | 21:18 | nsamples              | Number of samples setting for the ADC averaging. For fixed averaging it sets the value of the number according to the following. 0: No averaging. 1-10: 2 <sup>N</sup> . >10: 1024. For dynamic averaging it sets the maximum number of samples for averaging as follows. 0: No averaging. 1-10: 2 <sup>N</sup> .                     |  |  |  |  |  |  |  |
|                   |                    | 22:22 | sdm_order2            | Filter SDMs as 2nd order SDMs, ignoring stage2 outputs.                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |  |
|                   |                    | 24:23 | bw_sel                | Bandwidth select parameter for filters.                                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |  |
|                   |                    | 25:25 | startup_chg_en        | Enable current-limited charging for 2 ms at startup.                                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |  |
|                   |                    | 31:26 | ecc_15                | Error correction code.                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |  |
|                   |                    | 11:0  | sens_c_a_main         | Customer Sensitivity trim A for main path.                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |  |
| 0x16              | 0x36               | 23:12 | offs_c_a_main         | Customer offset trim A for main path.                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |  |
| UXIO              | 0x30               | 25:24 | unused_16             | Unused.                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |  |
|                   |                    | 31:26 | ecc_16                | Error correction code.                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |  |
|                   |                    | 11:0  | sens_c_b_main         | Customer Sensitivity trim B for main path.                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |  |
| 0x17              | 0x37               | 23:12 | offs_c_b_main         | Customer offset trim B for main path.                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |  |
| UX17              | 0,37               | 25:24 | unused_17             | Unused.                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |  |
|                   |                    | 31:26 | ecc_17                | Error correction code.                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |  |
|                   |                    | 0:0   | block_volatile_output | Block volatile test mode bits.                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |  |
|                   |                    | 1:1   | block_soft_reset      | Block soft reset.                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |  |
|                   |                    | 5:2   | mem_lock              | Memory lock '0011': EEPROM Lock - Prevents writes to EEPROM but all registers including shadow can be written. All registers and EEPROM can be read. '0110': Write Lock - Prevents writing anything to either EEPROM or registers. All registers and EEPROM can still be read. '1100': Full Lock - Prevents all access to the device. |  |  |  |  |  |  |  |
| 0x18              | 0x38               | 7:6   | lbist_e               | LBIST enable configuration. 00: Disabled. 01: Power on. 10: User requested. 11: Both. (User requested can be either customer, factory or open depending where is placed bist_start volatile field).                                                                                                                                   |  |  |  |  |  |  |  |
|                   |                    | 8:8   | error_snap_dis        | 1 : Disable Error Snapshot from ERR_SIG and ERR_DIAG register to indirect_rd_data_lsb and indirect_rd_data_msb_msb. 0: Error snapshot enabled.                                                                                                                                                                                        |  |  |  |  |  |  |  |
|                   |                    | 25:9  | unused_18             | Unused register.                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |  |
|                   |                    | 31:26 | ecc_18                | Error correction code.                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |  |



# 48 V Dual Channel Digital Current Sensor

### **EEPROM Register Map Descriptions (continued)**

| EEPROM<br>Register |       | Bits  | Name            | Description                                                                                                                                               |
|--------------------|-------|-------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
|                    |       | 9:0   | senstc_c_a_main | Customer Senstc A for main path.                                                                                                                          |
| 0×10               | 0.420 | 19:10 | senstc_c_b_main | Customer Senstc B for main path.                                                                                                                          |
| 0x19               | 0x39  | 25:20 | unused_19       | Unused.                                                                                                                                                   |
|                    |       | 31:26 | ecc_19          | Error correction code.                                                                                                                                    |
|                    |       | 9:0   | senstc_c_a_diag | Customer Senstc A for diag path.                                                                                                                          |
| 0x1A               | 0x3A  | 19:10 | senstc_c_b_diag | Customer Senstc B for diag path.                                                                                                                          |
| UXIA               | UXSA  | 25:20 | unused_1a       | Unused.                                                                                                                                                   |
|                    |       | 31:26 | ecc_1a          | Error correction code.                                                                                                                                    |
|                    |       | 11:0  | sens_c_a_diag   | Customer Sensitivity trim A for diag path.                                                                                                                |
|                    |       | 23:12 | offs_c_a_diag   | Customer offset trim A for diag path.                                                                                                                     |
| 0x1B               | 0x3B  | 24:24 | vbus_12v_mode   | V <sub>BUS</sub> voltage range. 1: 20 V. 0: 80 V.                                                                                                         |
|                    |       | 25:25 | unused_1b       | Unused.                                                                                                                                                   |
|                    |       | 31:26 | ecc_1b          | Error correction code.                                                                                                                                    |
|                    |       | 11:0  | sens_c_b_diag   | Customer Sensitivity trim B for diag path.                                                                                                                |
| 0x1C               | 0x3C  | 23:12 | offs_c_b_diag   | Customer offset trim B for diag path.                                                                                                                     |
| UXIC               | UXSC  | 25:24 | unused_1c       | Unused.                                                                                                                                                   |
|                    |       | 31:26 | ecc_1c          | Error correction code.                                                                                                                                    |
|                    |       | 0:0   | error_mask_1    | Error mask for Error Group 1 including: Temperature out-of-range errors.                                                                                  |
|                    |       | 1:1   | error_mask_2    | Error mask for Error Group 2 including: Customer trim OOR Hi/Lo Main/Diag Channel A Or B OOR Hi/Lo Main/Diag VBUS TRIM OOR Hi/Lo VBUS FILT OOR Hi/Lo.     |
|                    |       | 2:2   | error_mask_3    | Error mask for Error Group 3 including: Average OOR Hi/Lo.                                                                                                |
|                    |       | 3:3   | error_mask_4    | Error mask for Error Group 4 including: Temperature Sensor Error.                                                                                         |
|                    |       | 4:4   | error_mask_5    | Error mask for Error Group 5 including: Main vs. diag path comparison out of range for Channel A or B.                                                    |
|                    |       | 5:5   | error_mask_6    | Error mask for Error Group 6 including: Average fault.                                                                                                    |
|                    |       | 6:6   | error_mask_7    | Error mask for Error Group 7 including: Channel-A/B max error, Channel-A/B frame missed error.                                                            |
| 0x1D               | 0x3D  | 7:7   | error_mask_8    | Error mask for Error Group 8 including: SPI Physical error.                                                                                               |
| OXID               | UXSD  | 8:8   | error_mask_9    | Error mask for Error Group 9 including: SPI CRC error.                                                                                                    |
|                    |       | 9:9   | error_mask_10   | Error mask for Error Group 10 including: VCC over/under voltage condition.                                                                                |
|                    |       | 10:10 | error_mask_11   | Error mask for Error Group 11 including: Shadow parity error.                                                                                             |
|                    |       | 11:11 | error_mask_12   | Error mask for Error Group 12 including: Sensor-data integrity error.                                                                                     |
|                    |       | 12:12 | error_mask_13   | Error mask for Error Group 13 including: VBUS Fault.                                                                                                      |
|                    |       | 13:13 | error_mask_14   | Error mask for Error Group 14 including: Signal Monitor Voltage/Current errors.                                                                           |
|                    |       | 14:14 | error_mask_15   | Error mask for Error Group 15 including: Out of range signal detected in CHA/CHB Main/Diag paths ch_a_oor_main ch_b_oor_main ch_a_oor_diag ch_b_oor_diag. |
|                    |       | 15:15 | error_mask_16   | Error mask for Error Group 16 including: False HA/HB condition due to contention with SA/SB.                                                              |



## ACS37820

# 48 V Dual Channel Digital Current Sensor

### **EEPROM Register Map Descriptions (continued)**

| EEPROM<br>Register | I .  | Bits  | Name           | Description                                               |
|--------------------|------|-------|----------------|-----------------------------------------------------------|
|                    |      | 16:16 | error_mask_17  | Error mask for Error Group 17 including: Isolator fault.  |
|                    |      | 17:17 | error_mask_18  | Error mask for Error Group 18 including: cboot_vc_err_a.  |
| 0x1D               | 0x3D | 18:18 | error_mask_19  | Error mask for Error Group 19 including: cboot_vc_err_b.  |
|                    |      | 25:19 | unused_1d      | Unused.                                                   |
|                    |      | 31:26 | ecc_1d         | Error correction code.                                    |
|                    |      | 3:0   | blank_dly      | Selects time duration to delay HX/LX edge.                |
|                    |      | 6:4   | vbus_fault_cnt | Count threshold for sigmon vbus fault filtering.          |
| 0x1E               | 0x3E | 9:7   | vcf_fault_cnt  | Count threshold for sigmon voltage check fault filtering. |
|                    |      | 25:10 | unused_1e      | Unused.                                                   |
|                    |      | 31:26 | ecc_1e         | Error correction code.                                    |
| 0x1F               | 0x3F | 25:0  | customer_spare | Customer spare register.                                  |
| UXIF               | UXSF | 31:26 | ecc_1f         | Error correction code.                                    |



## ACS37820

# 48 V Dual Channel Digital Current Sensor

### **Volatile Register Map**

| Indirect<br>Address<br>(hex) | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13      | 12 | 11                                         | 10                                           | 9                           | 8                           | 7                          | 6                          | 5                         | 4                         | 3                        | 2                        | 1                 | 0                |
|------------------------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---------|----|--------------------------------------------|----------------------------------------------|-----------------------------|-----------------------------|----------------------------|----------------------------|---------------------------|---------------------------|--------------------------|--------------------------|-------------------|------------------|
| 0x43                         |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | dool_ee |    |                                            | ee_tes                                       | t_addr                      |                             |                            | ee_use_test_addr           | margin_min_max_fail       | marı<br>sta               | gin_<br>tus              | margin_no_min            | margin_no_max     | margin_start     |
| 0x46                         |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |         |    | i_factory_customer_writable_eeprom_lock_wr | i_factory_customer_writable_register_lock_wr | i_customer_register_lock_rd | i_customer_register_lock_wr | i_factory_register_lock_rd | i_factory_register_lock_wr | i_customer_eeprom_lock_rd | i_customer_eeprom_lock_wr | i_factory_eeprom_lock_rd | i_factory_eeprom_lock_wr | i_customer_access | i_factory_access |
| 0x58                         |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |         |    |                                            |                                              |                             |                             |                            |                            |                           |                           |                          | discard_err_sig          | chg_tub_disable   | chg_ilim_trig    |
| 0x59                         |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |         |    |                                            |                                              |                             |                             |                            |                            |                           |                           |                          | stat_rcrd_clr            | stat_rcrd_stp     | stat_rord_strt   |
| 0x5E                         |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |         |    |                                            |                                              |                             |                             |                            |                            |                           | sde_mask                  | spi_fault_mask           | xee_mask                 | bsy_mask          | miso_fault_mask  |
| 0x5F                         |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |         |    |                                            |                                              |                             |                             |                            |                            |                           |                           |                          |                          |                   | soft_reset       |



# 48 V Dual Channel Digital Current Sensor

#### **Volatile Register Map Descriptions**

| Register | Bits  | Name                        | Description                                                                                                                                                                                                                                    |
|----------|-------|-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|          | 0:0   | margin_start                | Write to 1 to start margin testing. If EE_LOOP is low, this bit will self clear when address 0xB is reached. If EE_LOOP is high, this bit must be written to 0 to stop test. This bit always clears on a fail.                                 |
|          | 1:1   | margin_no_max               | Does not perform maximum margin testing. 0: Margining done a max voltage. 1: No margining at max voltage.                                                                                                                                      |
|          | 2:2   | margin_no_min               | Does not perform minimum margin testing. 0: Margining done a min voltage. 1: No margining at min voltage.                                                                                                                                      |
| 0x43     | 4:3   | margin_status               | Bits are cleared after a read or reset. 00: Reset condition (no result from margin testing). 01: Pass, no failure detected during margin testing. 10: Fail, failure detected during margin testing. 11: Running, margin test is still running. |
|          | 5:5   | margin_min_max_fail         | If margining fails, this bit indicates if the min or max reference failed. 0: Min margining failed. 1: Max margining failed.                                                                                                                   |
|          | 6:6   | ee_use_test_addr            | 0: No effect. 1: Uses EE_TST_ADDR as the start address for margining. If EE_LOOP is set, this bit is ignored and the starting address is always 0x0.                                                                                           |
|          | 11:7  | ee_test_addr                | If USE_TST_ADDR is set, then margining or pattern test will start at this address. If the test fails, this will contain the failing address.                                                                                                   |
|          | 12:12 | ee_loop                     | Causes margin or pattern testing to loop until an error is found.                                                                                                                                                                              |
|          | 0:0   | i_customer_access           | Customer access enabled. This field is also part of the access code when is written, i.e. the access key is 32 bits wide. 0 = Customer closed. 1 = Customer open.                                                                              |
|          | 1:1   | i_factory_access            | Factory access enabled. This field is also part of the access code when is written, i.e. the access key is 32 bits wide. 0 = Factory closed. 1 = Factory open.                                                                                 |
|          | 2:2   | i_factory_eeprom_lock_wr    | Mem Lock logic.                                                                                                                                                                                                                                |
|          | 3:3   | i_factory_eeprom_lock_rd    | Mem Lock logic.                                                                                                                                                                                                                                |
| 0x46     | 4:4   | i_customer_eeprom_lock_wr   | Mem Lock logic.                                                                                                                                                                                                                                |
|          | 5:5   | i_customer_eeprom_lock_rd   | Mem Lock logic.                                                                                                                                                                                                                                |
|          | 6:6   | i_factory_register_lock_wr  | Mem Lock logic.                                                                                                                                                                                                                                |
|          | 7:7   | i_factory_register_lock_rd  | Mem Lock logic.                                                                                                                                                                                                                                |
|          | 8:8   | i_customer_register_lock_wr | Mem Lock logic.                                                                                                                                                                                                                                |
|          | 9:9   | i_customer_register_lock_rd | Mem Lock logic.                                                                                                                                                                                                                                |
|          | 0:0   | chg_ilim_trig               | Write 1 to trigger current limited charging mode in regulator and tub charging blocks for 2 ms. Writing 0 before 2 ms elapses stops current limited charging mode.                                                                             |
| 0x58     | 1:1   | d_chg_tub_disable           | Disables the tub charging block.                                                                                                                                                                                                               |
|          | 2:2   | discard_err_sig             | Discard error flags from main signal path in register 'err_sig'. So those errors don't affect main error flag and external fault pin.                                                                                                          |
|          | 0:0   | stat_rcrd_strt              | Start/Resume min/max statistics recording for main and diag trim outputs.                                                                                                                                                                      |
| 0x59     | 1:1   | stat_rcrd_stp               | Stop/pause min/max statistics recording for main and diag trim outputs.                                                                                                                                                                        |
|          | 2:2   | stat_rcrd_clr               | Clear min/max statistics recorded for main and diag trim outputs.                                                                                                                                                                              |
|          | 0:0   | miso_fault_mask             | Mask for spi_miso_fault.                                                                                                                                                                                                                       |
|          | 1:1   | bsy_mask                    | BSY error mask.                                                                                                                                                                                                                                |
| 0x5E     | 2:2   | xee_mask                    | XEE error mask.                                                                                                                                                                                                                                |
|          | 3:3   | spi_fault_mask              | spi_fault error mask.                                                                                                                                                                                                                          |
|          | 4:4   | sde_mask                    | SDE Error mask.                                                                                                                                                                                                                                |
| 0x5F     | 0:0   | c_soft_rst                  | When '1' is written, the digital signal path is reset. When is read, always returns '0'.                                                                                                                                                       |



## 48 V Dual Channel Digital Current Sensor

### **SPI INTERFACE**

This device provides a full-duplex 4-pin SPI interface, using SPI mode 3 (CPHA = 1, CPOL = 1).

The sensor responds to commands received on the MOSI (Master-Out Slave-In), SCLK (Serial Clock), and  $\overline{CS}$  (Chip Select) pins, and outputs data on the MISO (Master-In Slave-Out) pin. All three input pins are 3.3 V SPI compatible. MISO output voltage level will conform to 3.3 V SPI levels.



Figure 9: SPI Interface Programming Setup

### **Timing**

The interface timing parameters from the specification table are defined in the figures below.



Figure 10: SPI Interface Timings Input



Figure 11: SPI Interface Timings Output



## 48 V Dual Channel Digital Current Sensor

### Message Frame

The SPI interface requires 32-bit packet lengths. The enhanced SPI provides a high level of confidence for data integrity. There are three possible SPI transactions: Write Cycle, Read Request (from the Master), and Read Response (from the Slave).

#### **WRITE CYCLE**

The Write cycle frame structure is shown below. The write frame consists of following information:

- [31] Set to 0 for host communication.
- [30] R/W. Set to 1 for a write cycle.
- [29:25] Address bits for accessing Primary and Extended memory locations.
- [24:22] Don't Cares.
- [21:6] Data bits.
- [5] Don't Care.
- [4:0] CRC bits calculated over bits 30:5.

#### Write Cycle SPI Frame Structure

| Bit  | 31 | 30 | 29 | 28 | 27      | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14     | 13     | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5  | 4 | 3 | 2       | 1 | 0 |
|------|----|----|----|----|---------|----|----|----|----|----|----|----|----|----|----|----|----|--------|--------|----|----|----|---|---|---|---|----|---|---|---------|---|---|
| MOSI | 0  | 1  |    |    | A [4:0] |    |    |    | DC |    |    |    |    |    |    |    |    | Data [ | [15:0] |    |    |    |   |   |   |   | DC |   | С | RC [4:0 | ] |   |

#### **READ REQUEST CYCLE**

The Read Request cycle frame structure is shown below. The Read Request frame consists of following information:

- [31] Set to 0 for host communication.
- [30] R/W. Set to 0 for a read cycle.
- [29:25] Address bits for accessing Primary and Extended memory locations.
- [24:22] Don't Cares.
- [21:6] Data bits; For a read request the Data bits are considered "don't care".
- [5] Don't Care.
- [4:0] CRC bits calculated over bits 30:5.

#### Read Request SPI Frame Structure

| Bit  | 31 | 30 | 29 | 28 | 27      | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14   | 13     | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5  | 4 | 3 | 2      | 1  | 0 |
|------|----|----|----|----|---------|----|----|----|----|----|----|----|----|----|----|----|----|------|--------|----|----|----|---|---|---|---|----|---|---|--------|----|---|
| MOSI | 0  | 1  |    |    | A [4:0] |    |    |    | DC |    |    |    |    |    |    |    |    | Data | [15:0] |    |    |    |   |   |   |   | DC |   | C | RC [4: | 0] |   |



### 48 V Dual Channel Digital Current Sensor

#### **READ RESPONSE CYCLE**

The Read Response cycle frame structure is shown below. The Read Response frame consists of following information:

- [31] Set to 1 for slave communication.
- [30:26] Message ID in the device response will be the 5 bit Address of the Data Register responded.
- [25:23] Frame counter that increments with each MISO SPI frame.
- [22] and [5] Frame status, or error flag. S1 is the MSB and S0 is LSB.
  - □ Value of 0 indicates valid sensor data.
  - □ Value of 1 will report the error status of the redundant monitors; Data15:0 may contain any kind of data.
  - □ Value of 2 will report the error status of the primary monitors; Data15:0 still contains sensor data.
  - □ Value of 3 is used to indicate that the device received a frame with a CRC error.
- [21:6] Data bits.
- [4:0] CRC bits calculated over bits 30:5.

#### Read Response SPI Frame Structure

| Bit  |   | 31 | 30 | 29 | 28      | 27  | 26 | 25 | 24      | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14   | 13     | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5  | 4 | 3 | 2       | 1  | 0 |
|------|---|----|----|----|---------|-----|----|----|---------|----|----|----|----|----|----|----|----|----|------|--------|----|----|----|---|---|---|---|----|---|---|---------|----|---|
| MISC | ) | 1  |    | Pr | ev_A [4 | :0] |    | Fr | rame Cr | nt | S1 |    |    |    |    |    |    |    | Data | [15:0] |    |    |    |   |   |   |   | S0 |   | С | RC [4:0 | )] |   |

#### **CRC**

The CRC consist of five bits with the polynomial 0x12 ( $x^5 + x^2 + 1$ ) and a start value of 11111b and a target value of 00000b. The CRC is calculated on bits [30:5]. Since this MSB is always a fixed value, it can be checked at Host or Device side independently. The CRC value is calculated by the slave device and transmitted in the frame on the MISO pin. The CRC is calculated by the Master and included in the frame transmitted on the MOSI pin. The device checks the CRC on every incoming frame received from the Master. Any invalid frame is ignored and the S1 and S0 error bits will be set in the following MISO frame.

This 5-bit CRC, covers all of the following:

- Every single and dual bit error (achieves a Hamming Distance of 3).
- Every 4 consecutive bit error.
- · Line stuck low/high detected.



## ACS37820

# 48 V Dual Channel Digital Current Sensor

### **DIAGNOSTICS**

| Name                                    | Description                                                                                                                                                                                     |
|-----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Diagnostic Current Path Compare         | The digital current representation from the main signal path is compared with the digital current representation from a redundant, alternate signal path. Comparison is made for both channels. |
| Current Path Out of Range               | Operations in the main digital processing circuit that produce values outside the representable range of subsequent functions will produce an out-of-range error.                               |
| Diagnostic Path Out of Range            | Operations in the diagnostic digital processing circuit that produce values outside the representable range of subsequent functions will produce an out-of-range error.                         |
| Temperature Monitor                     | Device temperature is reported over the SPI interface.                                                                                                                                          |
| Temperature Out of Range                | Temperature sensor is checked for out-of-range values.                                                                                                                                          |
| V <sub>CC</sub> Out of Range            | $V_{CC}$ is monitored for out-of-range values ( $V_{CC}$ undervoltage and overvoltage).                                                                                                         |
| V <sub>BUS</sub> Voltage Monitor        | V <sub>BUS</sub> voltage is reported over the SPI interface.                                                                                                                                    |
| Main Digital Power-on Reset             | Reset main digital block when main digital supply is too low.                                                                                                                                   |
| Diagnostic Digital Power-On Reset       | Reset diagnostic digital block when diagnostic digital supply is too low.                                                                                                                       |
| Internal Signal Monitor                 | Checks various regulator and reference signals to ensure they are within normal operating range.                                                                                                |
| Oscillator Check                        | Checks main oscillator frequency against diagnostic oscillator frequency.                                                                                                                       |
| LBIST                                   | Performs Logic Built-In Self-Test for the digital block; user-initiated.                                                                                                                        |
| SPI CRC Check                           | Performs Cyclic Redundancy Check on incoming SPI messages.                                                                                                                                      |
| Single-bit main EEPROM Error Correction | Corrects all single-bit data errors for words stored in main EEPROM and also sets an error flag.                                                                                                |
| Dual-bit main EEPROM Error Detection    | Detects all dual-bit data errors and other multiple-bit data errors for words stored in main EEPROM.                                                                                            |



## 48 V Dual Channel Digital Current Sensor

### **APPLICATION INFORMATION**

# Effect of PWB Copper Area on Thermal Performance of 28-Lead, 5 x 5 mm QFN (Suffix ET) Package

### Thermal Resistance (R<sub>0,JA</sub>) versus Copper Area on Printed Wire Board (PWB)



- · All copper is 2 oz. thickness
- Area of Copper refers to individual test locations on PWB

### Variable Copper Area Test Board

Red hatched areas are copper on side 1 of the PWB; blue-hatched areas are copper on side 2 of the PWB, at corresponding locations.



## Package Exposed Pad Must Be Connected to Copper Area on Board

The QFN package has an exposed pad on the bottom as shown by the black hatched area. This pad should be attached to the additional copper area on the PWB.



#### Using a 2-Layer PWB

The 2-layer board (copper on 2 sides) has multiple device locations. Each location on side 1 has minimum length traces and a copper area equal to the size of the exposed pad on the device. Additional copper area on side 2 of the board is used as a heat spreader to improve thermal performance. The top and bottom layers are thermally connected using vias placed in the exposed pad area. See JEDEC Standard JESD51-5 for recommended via geometry (www.jedec.org).



## 48 V Dual Channel Digital Current Sensor

### PACKAGE OUTLINE DRAWING

# For Reference Only – Not for Tooling Use (Reference JEDEC MO-220VHHD-6)

(Reference JEDEC MO-220VHHD-6)
Dimensions in millimeters – NOT TO SCALE
Exact case and lead configuration at supplier discretion within limits shown



Figure 12: Package ET, 32-Pin QFN with Exposed Pad and Wettable Flank



### ACS37820

## 48 V Dual Channel Digital Current Sensor

### **Revision History**

| Number | Date           | Description |
|--------|----------------|-------------|
| _      | April 24, 2019 | Preliminary |

Copyright 2019, Allegro MicroSystems.

Allegro MicroSystems reserves the right to make, from time to time, such departures from the detail specifications as may be required to permit improvements in the performance, reliability, or manufacturability of its products. Before placing an order, the user is cautioned to verify that the information being relied upon is current.

Allegro's products are not to be used in any devices or systems, including but not limited to life support devices or systems, in which a failure of Allegro's product can reasonably be expected to cause bodily harm.

The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems assumes no responsibility for its use; nor for any infringement of patents or other rights of third parties which may result from its use.

Copies of this document are considered uncontrolled documents.

